电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX3625BEUG+

产品描述IC clock generator prec 24tssop
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小386KB,共11页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 选型对比 全文预览

MAX3625BEUG+概述

IC clock generator prec 24tssop

MAX3625BEUG+规格参数

参数名称属性值
厂商名称Microsemi
包装说明TSSOP,
Reach Compliance Codeunknow
ECCN代码EAR99
JESD-30 代码R-PDSO-G24
长度7.8 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率318.75 MHz
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
主时钟/晶体标称频率25 MHz
座面最大高度1.1 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术BICMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
宽度4.4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

文档预览

下载PDF文档
19-4978; Rev 0; 10/09
EVALUATION KIT AVAILABLE
Low-Jitter, Precision Clock
Generator with Three Outputs
General Description
The MAX3625B is a low-jitter, precision clock generator
optimized for networking applications. The device inte-
grates a crystal oscillator and a phase-locked loop (PLL)
clock multiplier to generate high-frequency clock outputs
for Ethernet, 10G Fibre Channel, and other networking
applications.
This proprietary PLL design features ultra-low jitter and
excellent power-supply noise rejection, minimizing design
risk for network equipment.
The MAX3625B has three LVPECL outputs. Selectable
output dividers and a selectable feedback divider allow a
range of output frequencies.
Features
Crystal Oscillator Interface: 24.8MHz to 27MHz
CMOS Input: Up to 320MHz
Output Frequencies
Ethernet: 62.5MHz, 125MHz, 156.25MHz, 312.5MHz
10G Fibre Channel: 159.375MHz, 318.75MHz
Low Jitter
0.14ps
RMS
(1.875MHz to 20MHz)
0.36ps
RMS
(12kHz to 20MHz)
Excellent Power-Supply Noise Rejection
No External Loop Filter Capacitor Required
MAX3625B
Applications
Ethernet Networking Equipment
Fibre Channel Storage Area Network
Typical Application Circuit appears at end of data sheet.
PART
MAX3625BEUG+
Ordering Information
TEMP RANGE
-40°C to +85°C
PIN-PACKAGE
24 TSSOP-EP*
+Denotes
a lead(Pb)-free/RoHS-compliant package.
*EP
= Exposed pad.
Block Diagram
IN_SEL
MR
BYPASS
SELA[1:0]
SELA[1:0]
SELB[1:0]
FB_SEL
BYPASS
QA_OE
RESET LOGIC/POR
RESET
DIVIDER
NA
LVPECL
BUFFER
QA
QA
RESET
LVCMOS
REF_IN
27pF
X_IN
CRYSTAL
OSCILLATOR
X_OUT
33pF
DIVIDERS:
M = 24, 25
NA = 10, 2, 4, 5
NB = 10, 2, 4, 5
LVPECL
BUFFER
QB0
QB0
DIVIDER
M
DIVIDER
NB
1
0
PFD
FILTER
RESET
620MHz TO 648MHz
VCO
1
RESET
LVPECL
BUFFER
QB1
QB1
QB_OE
0
MAX3625B
FB_SEL
SELB[1:0]
________________________________________________________________
Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642,
or visit Maxim’s website at www.maxim-ic.com.

MAX3625BEUG+相似产品对比

MAX3625BEUG+ MAX3625BEVKIT+
描述 IC clock generator prec 24tssop kit evaluation max max3625B

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1571  2140  2088  2092  2864  40  58  29  42  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved