电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT46V32M8FJ-6

产品描述double data rate ddr sdram
文件大小161KB,共8页
制造商Micron(美光)
官网地址http://www.micron.com/
下载文档 选型对比 全文预览

MT46V32M8FJ-6概述

double data rate ddr sdram

文档预览

下载PDF文档
PRELIMINARY
256Mb: x4, x8, x16
DDR333 SDRAM Addendum
DOUBLE DATA RATE
(DDR) SDRAM
FEATURES
• 167 MHz Clock, 333 Mb/s/p data rate
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two - one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data (x16 has
two - one per byte)
• Programmable burst lengths: 2, 4, or 8
• Concurrent Auto Precharge option supported
• Auto Refresh and Self Refresh Modes
• FBGA package available
• 2.5V I/O (SSTL_2 compatible)
t
RAS lockout (
t
RAP =
t
RCD)
• Backwards compatible with DDR200 and DDR266
MT46V64M4 – 16 Meg x 4 x 4 banks
MT46V32M8 – 8 Meg x 8 x 4 banks
MT46V16M16 – 4 Meg x 16 x 4 banks
For the latest data sheet revisions, please refer to the Micron
Web site:
www.micron.com/dramds
DDR333 COMPATIBILITY
DDR333 meets or surpasses all DDR266 timing re-
quirements thus assuring full backwards compatibility
with current DDR designs. In addition, these devices
support concurrent auto-precharge and
t
RAS lockout
for improved timing performance. The 256Mb,
DDR333 device will support an (
t
REFI) average peri-
odic refresh interval of 7.8us.
The standard 66-pin TSOP package is offered for
point-to-point applications where the FBGA package
is intended for the multi-drop systems.
The Micron 256Mb data sheet provides full specifi-
cations and functionality unless specified herein.
CONFIGURATION
Architecture
Configuration
Refresh Count
Row Addressing
Bank Addressing
Column Addressing
64 Meg x 4
32 Meg x 8
16 Meg x 16
16 Meg x 4 x 4 banks 8 Meg x 8 x 4 banks 4 Meg x 16 x 4 banks
8K
8K (A0–A12)
4 (BA0, BA1)
2K (A0–A9, A11)
8K
8K (A0–A12)
4 (BA0, BA1)
1K (A0–A9)
8K
8K (A0–A12)
4 (BA0, BA1)
512 (A0– A8)
OPTIONS
PART NUMBER
64M4
32M8
16M16
TG
FJ
-6
-6T
-75Z
none
• Configuration
64 Meg x 4 (16 Meg x 4 x 4 banks)
32 Meg x 8 (8 Meg x 8 x 4 banks)
16 Meg x 16 (4 Meg x 16 x 4 banks)
• Plastic Package
66-Pin TSOP (OCPL)
60-Ball FBGA (16x9mm)
• Timing - Cycle Time
6ns @ CL = 2.5 (DDR333B–FBGA)
1
6ns @ CL = 2.5 (DDR333B–TSOP)
1
7.5ns @ CL = 2 (DDR266A)
2
• Self Refresh
Standard
KEY TIMING PARAMETERS
3
SPEED
GRADE
-6
-6T
-75Z
NOTE:
CLOCK RATE
CL = 2
1
DATA-OUT ACCESS DQS-DQ
1
CL = 2.5
WINDOW
2
WINDOW
2.15ns
2.0ns
2.5ns
±0.70ns
±0.75ns
±0.75ns
SKEW
+0.35ns
+0.45ns
+0.50ns
133 MHz
133 MHz
133 MHz
167 MHz
167 MHz
133 MHz
1. CL = CAS (Read) Latency
2. With a 50/50 clock duty cycle and a minimum clock
rate @ CL = 2 ( -75Z) and CL = 2.5 (-6, -6T).
3. -75, -8 are also available; see base data sheet.
NOTE:
1. Supports PC2700 modules with 2.5-3-3 timing
2. Supports PC2100 modules with 2-3-3 timing
256Mb: x4, x8, x16 DDR333 SDRAM
256Mx4x8x16DDR333_B.p65 – Rev. B; Pub. 10/01
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2001, Micron Technology, Inc.
‡ PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY
MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION AND DATA SHEET SPECIFICATIONS.

MT46V32M8FJ-6相似产品对比

MT46V32M8FJ-6 MT46V64M4TG-75Z MT46V32M8 MT46V32M8FJ-6T MT46V32M8FJ-75Z MT46V32M8TG-6T
描述 double data rate ddr sdram double data rate ddr sdram double data rate ddr sdram double data rate ddr sdram double data rate ddr sdram double data rate ddr sdram
【M4开发板Hanker试用狂】ddllxxrr之七:有本事打我啊
这两天想把一个动画在开发板显示: 这个动化就是: 89803 我不是美工出身。但我知道gif动画是由几幅画叠加而成的。 别看显示这点动画我用了两个大软件一个小工具。 我先用PHOTO的动画 ......
ddllxxrr 微控制器 MCU
请问是否IO输出为5V逻辑的FPGA或者CPLD
请问,是否有5V逻辑的FPGA或者CPLD呢?麻烦推荐一下,谢谢 ...
sudongpo2018 FPGA/CPLD
2007全国大学生电子设计竞赛作品电动车专帖
本帖最后由 paulhyde 于 2014-9-15 04:12 编辑 电动车基本上是国赛每年都出的题目吧~~~~选择这个类型的题目的人也是比较多的,可能小车比较好玩哈~~ 下面让我们来看2007全国大学生电子设计竞 ......
open82977352 电子竞赛
求高手指点一下WINCE下如何判断设备是否在使用呢?
问题如题,设备比如说是什么存储卡之类的 顺便请教一下readfile和writefile使用的时候有什么要注意的没有 新手一个,不知道有多少分,以后有了肯定加,谢啦...
zj168 嵌入式系统
在论坛,我该做些什么帮到大家的呢?
在论坛,我该做些什么帮到大家的呢?:) ...
yongkundj 聊聊、笑笑、闹闹
51单片机
本帖最后由 paulhyde 于 2014-9-15 09:40 编辑 找来分享的,大家一起进步25830 ...
yuchun_yu_love@ 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1351  430  2641  1717  1909  28  9  54  35  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved