电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI533VC00100DGR

产品描述dual frequency crystal oscillator (XO) (10 mhz TO 1.4 ghz)
文件大小209KB,共12页
制造商Silicon Laboratories Inc
下载文档 全文预览

SI533VC00100DGR概述

dual frequency crystal oscillator (XO) (10 mhz TO 1.4 ghz)

文档预览

下载PDF文档
Si533
R
EVISION
D
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
2 selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Pin 1 output enable (OE)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Ordering Information:
See page 7.
Description
The Si533 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si533
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO, where a different crystal is
required for each output frequency, the Si533 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si533 IC based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
OE
FS
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
LVDS/LVPECL/CML
Functional Block Diagram
V
DD
CLK– CLK+
OE
FS
1
2
3
CMOS
6
5
4
V
DD
NC
CLK+
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
GND
OE
FS
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si533
122X32LCD丝印CBG122032AL00驱动SED1520屏资料
419751 419752 419755 419756 419754 此内容由EEWORLD论坛网友ylyfxzsx原创,如需转载或用于商业用途需征得作者同意并注明出处 ...
ylyfxzsx 下载中心专版
[转]乘法 DAC 如何用于 DAC 以外的应用?
你也许知道,某些DAC包含可在输出端生成基准电压的R2R网络。这些电阻都是精密电阻。它们通常用来根据发送到DAC的数字值切换电流,从而在输出放大器端产生一个电压。采用乘法DAC时,并未集成 ......
赵玉田 模拟电子
【iMX6ULL开发常见问题】iMX6ULL开发环境搭建对虚拟机有什么要求?
【iMX6ULL开发常见问题】1.1 i.MX6UL/i.MX6ULL开发环境搭建对虚拟机有什么要求? 答:一般常见是在windows下面安装Oracle VM VirtualBox虚拟机,虚拟机至少4G内存,硬盘100G左右。虚拟机要联 ......
blingbling111 嵌入式系统
有谁能把STM32库函数这三句TIM1_TimeBaseStructInit最基本的通俗解释一下
TIM1_TimeBaseInitTypeDef TIM1_TimeBaseStructure;TIM1_OCInitTypeDef TIM1_OCInitStructure;TIM1_BDTRInitTypeDef TIM1_BDTRInitStructure; 我知道是初始化操作 ...
yuke30 stm32/stm8
求助可以替代stms105C6T6的国产芯片
要求:48管脚,管脚定义要求一样, ...
zhang520 单片机
xemacif_input(netif);
请高手指点,xemacif_input()这个函数的作用是什么,为什么我不在while(1){}里面加这句话,客户端PC就连接不上???...
xbz328 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1978  2914  532  1307  2317  11  1  15  32  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved