电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC2G86

产品描述Dual 2-input exclusive-OR gate
文件大小68KB,共15页
制造商Philips Semiconductors (NXP Semiconductors N.V.)
官网地址https://www.nxp.com/
下载文档 选型对比 全文预览

74LVC2G86概述

Dual 2-input exclusive-OR gate

文档预览

下载PDF文档
74LVC2G86
Dual 2-input exclusive-OR gate
Rev. 03 — 7 February 2005
Product data sheet
1. General description
The 74LVC2G86 is a high-performance, low-power, low-voltage, Si-gate CMOS device
and superior to most advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of this
devices as translators in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
off
. The I
off
circuitry
disables the output, preventing the damaging backflow current through the device when it
is powered down.
The 74LVC2G86 provides the dual 2-input exclusive-OR gate.
2. Features
s
s
s
s
s
s
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant inputs for interfacing with 5 V logic
Inputs accept voltages up to 5 V
Direct interface with TTL levels
High noise immunity
Complies with JEDEC standard:
x
JESD8-7 (1.65 V to 1.95 V)
x
JESD8-5 (2.3 V to 2.7 V)
x
JESD8B/JESD36 (2.7 V to 3.6 V)
±24
mA output drive (V
CC
= 3.0 V)
CMOS low-power consumption
Latch-up performance exceeds 250 mA
ESD protection:
x
HBM EIA/JESD22-A114-B exceeds 2000 V
x
MM EIA/JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C
s
s
s
s
s
s

74LVC2G86相似产品对比

74LVC2G86 74LVC2G86DC 74LVC2G86DP 74LVC2G86GT
描述 Dual 2-input exclusive-OR gate Dual 2-input exclusive-OR gate Dual 2-input exclusive-OR gate Dual 2-input exclusive-OR gate
是否Rohs认证 - 符合 符合 符合
厂商名称 - Philips Semiconductors (NXP Semiconductors N.V.) Philips Semiconductors (NXP Semiconductors N.V.) Philips Semiconductors (NXP Semiconductors N.V.)
包装说明 - TSSOP, TSSOP8,.12,20 TSSOP, TSSOP8,.16 SON, SOLCC8,.04,20
Reach Compliance Code - unknow unknow unknow
JESD-30 代码 - R-PDSO-G8 R-PDSO-G8 R-PDSO-N8
负载电容(CL) - 50 pF 50 pF 50 pF
逻辑集成电路类型 - XOR GATE XOR GATE XOR GATE
最大I(ol) - 0.024 A 0.024 A 0.024 A
端子数量 - 8 8 8
最高工作温度 - 125 °C 125 °C 125 °C
最低工作温度 - -40 °C -40 °C -40 °C
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - TSSOP TSSOP SON
封装等效代码 - TSSOP8,.12,20 TSSOP8,.16 SOLCC8,.04,20
封装形状 - RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
电源 - 3.3 V 3.3 V 3.3 V
Prop。Delay @ Nom-Su - 5.9 ns 5.9 ns 5.9 ns
认证状态 - Not Qualified Not Qualified Not Qualified
施密特触发器 - NO NO NO
标称供电电压 (Vsup) - 3.3 V 3.3 V 3.3 V
表面贴装 - YES YES YES
技术 - CMOS CMOS CMOS
温度等级 - AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子形式 - GULL WING GULL WING NO LEAD
端子节距 - 0.5 mm 0.635 mm 0.5 mm
端子位置 - DUAL DUAL DUAL

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2452  920  57  1083  1745  36  56  10  6  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved