电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1314JV18-250BZC

产品描述18 Mbit QDR-II SRAM 2-Word Burst Architecture
文件大小402KB,共26页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1314JV18-250BZC概述

18 Mbit QDR-II SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
CY7C1310JV18, CY7C1910JV18
CY7C1312JV18, CY7C1314JV18
18 Mbit QDR™-II SRAM 2-Word
Burst Architecture
Features
Configurations
CY7C1310JV18 – 2M x 8
CY7C1910JV18 – 2M x 9
CY7C1312JV18 – 1M x 18
CY7C1314JV18 – 512K x 36
Separate independent read and write data ports
Supports concurrent transactions
250 MHz clock for high bandwidth
2-word burst on all accesses
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 500 MHz) at 250 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR™-II operates with 1.5 cycle read latency when Delay Lock
Loop (DLL) is enabled
Operates similar to a QDR-I device with 1 cycle read latency
in DLL off mode
Available in x 8, x 9, x 18, and x 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8V (±0.1V); I/O V
DDQ
= 1.4V to V
DD
Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
DLL for accurate data placement
Functional Description
The CY7C1310JV18, CY7C1910JV18, CY7C1312JV18, and
CY7C1314JV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has data outputs to
support read operations and the write port has data inputs to
support write operations. QDR-II architecture has separate data
inputs and data outputs to completely eliminate the need to “turn
around” the data bus required with common I/O devices. Access
to each port is accomplished through a common address bus.
The read address is latched on the rising edge of the K clock and
the write address is latched on the rising edge of the K clock.
Accesses to the QDR-II read and write ports are completely
independent of one another. To maximize data throughput, both
read and write ports are provided with DDR interfaces. Each
address location is associated with two 8-bit words
(CY7C1310JV18), 9-bit words (CY7C1910JV18), 18-bit words
(CY7C1312JV18), or 36-bit words (CY7C1314JV18) that burst
sequentially into or out of the device. Because data can be trans-
ferred into and out of the device on every rising edge of both input
clocks (K and K and C and C), memory bandwidth is maximized
while simplifying system design by eliminating bus “turn
arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
250 MHz
250
735
735
800
900
Unit
MHz
mA
Cypress Semiconductor Corporation
Document #: 001-43127 Rev. *A
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 31, 2009
[+] Feedback
MOS管选型的问题
驱动一个24V/180MA的电磁阀,想用一个SOT23的MOS管,请问这里的最大功率耗散是2.5W,但是24*0.18=4.32W,是不是不够? 656683 ...
sky999 PCB设计
3.3V译码器
大佬们,可以推荐一波4-16的译码器不?要求输入电压3.3v,输出3.3v及以上,最好转换时间快的芯片 ...
戮默天下 玄铁RISC-V活动专区
以太网物理编码子层中的RS解码技术
本帖最后由 jsjsjsj 于 2022-11-13 15:35 编辑 400G并行RS译码相关的代码/文档。 ...
jsjsjsj 综合技术交流
求含二极管的直流电压输出值
656709正向管压降都是0.7V,怎么求uO的直流电压值? ...
LeenO 模拟电子
用TDA2822制作的助听器
这个耳聋助听器由TDA2822双功放集成电路加上少量外围元件组成,它与市场上的普及机相比具有输出功率大、电压范围宽等特点,工作电压为1.8—15V,适合中、轻度耳聋患者使用。工作原理:   ......
LMYBIGBOSS 模拟电子
【瑞萨 CPK-RA2L1 开发板】测评 - 1:安装 BSP
本帖最后由 MianQi 于 2022-11-12 20:34 编辑 从用户的角度来说,E2 Studio 中最重要的组成部分是两个: 1、 Flexible Software Package (FSP) ,下载地址:https://github.com/renesas/f ......
MianQi 瑞萨MCU/MPU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1128  351  1895  1226  1679  23  8  39  25  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved