电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

28C010T14A-15T

产品描述EEPROM, 128KX8, 150ns, Parallel, CMOS, PDSO40
产品类别存储    存储   
文件大小114KB,共10页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

28C010T14A-15T概述

EEPROM, 128KX8, 150ns, Parallel, CMOS, PDSO40

28C010T14A-15T规格参数

参数名称属性值
是否Rohs认证不符合
Objectid102446740
包装说明TSSOP, TSSOP40,.56,20
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间150 ns
命令用户界面NO
数据轮询YES
耐久性100000 Write/Erase Cycles
JESD-30 代码R-PDSO-G40
JESD-609代码e0
内存密度1048576 bit
内存集成电路类型EEPROM
内存宽度8
端子数量40
字数131072 words
字数代码128000
最高工作温度105 °C
最低工作温度-40 °C
组织128KX8
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP40,.56,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
页面大小128 words
并行/串行PARALLEL
电源5 V
认证状态Not Qualified
最大待机电流0.0002 A
最大压摆率0.04 mA
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
切换位YES
最长写入周期时间 (tWC)5 ms

文档预览

下载PDF文档
Advanced Information
CAT28C010
1024K-Bit CMOS PARALLEL E
2
PROM
FEATURES
s
Fast Read Access Times: 120 ns
s
Single 5V
128K x 8
s
Automatic Page Write Operation:
±
10% Supply
s
Low Power CMOS Dissipation:
–1 to 128 Bytes in 5ms
–Page Load Timer
s
End of Write Detection:
–Active: 40 mA Max.
–Standby: 200
µ
A Max.
s
Simple Write Operation:
–Toggle Bit
–DATA Polling
DATA
s
Hardware and Software Write Protection
s
100,000 Program/Erase Cycles
s
100 Year Data Retention
s
Commercial, Industrial and Automotive
–On-Chip Address and Data Latches
–Self-Timed Write Cycle with Auto-Clear
s
Fast Write Cycle Time:
–5ms Max
s
CMOS and TTL Compatible I/O
Temperature Ranges
DESCRIPTION
The CAT28C010 is a fast,low power, 5V-only CMOS
parallel E
2
PROM organized as 128K x 8-bits. It requires
a simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling and Toggle status bits signal the start and
end of the self-timed write cycle. Additionally, the
CAT28C010 features hardware and software write pro-
tection.
The CAT28C010 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed to
endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC
approved 32-pin DIP, PLCC, 32-pin TSOP and 40-pin
TSOP packages.
BLOCK DIAGRAM
A7–A16
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
131,072 x 8
E
2
PROM
ARRAY
128 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
I/O BUFFERS
TIMER
DATA POLLING
AND
TOGGLE BIT
COLUMN
DECODER
5096 FHD F02
I/O0–I/O7
A0–A6
ADDR. BUFFER
& LATCHES
© 1999 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25093-00 7/99 P-1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1523  1305  2709  1070  2612  31  27  55  22  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved