电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDP2B44M18A2-400M3L

产品描述DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, LEAD FREE, LFBGA-165
产品类别存储    存储   
文件大小933KB,共32页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61DDP2B44M18A2-400M3L概述

DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, LEAD FREE, LFBGA-165

IS61DDP2B44M18A2-400M3L规格参数

参数名称属性值
Objectid8100818714
包装说明LBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL7.4
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型DDR SRAM
内存宽度18
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大压摆率0.8 mA
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
IS61DDP2B44M18A/A1/A2
IS61DDP2B42M36A/A1/A2
4Mx18, 2Mx36
72Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5V to 1.8V VDDQ,
used with 0.75 to 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data inputs, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61DDP2B42M36A : Don’t care ODT function
and pin connection
IS61DDP2B42M36A1 : Option1
IS61DDP2B42M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
NOVEMBER 2014
DESCRIPTION
The 72Mb IS61DDP2B42M36A/A1/A2 and
IS61DDP2B44M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 4) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first and third burst addresses
Data-out for second and fourth burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second and fourth burst addresses
Data-out for first and third burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second burst are
updated with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
09/20/2014
1
笑话一则
老周的闺女生了,接生大夫是熟人老刘,老刘:“有一个好消息,一个坏消息,你先听哪个?”老周:“先坏的吧。”医生:“孩子只有一只左手。”老周惊了,半天没回过神,问:“好消息呢?”老刘: ......
mmmllb 聊聊、笑笑、闹闹
【TI首届低功耗设计大赛】MSP430FR5969将变量分配到FRAM任意地址
刚刚持到群里同学问到怎么将变量分配到FRAM地址,估计又会有很多高手告诉你怎么个性.cmd文件,.xcl文件了,不想麻烦的话还可以这样做。 #include #include #define FRAM_STORE_STA ......
littleshrimp 微控制器 MCU
你好
本帖最后由 qwqwer 于 2017-5-16 11:46 编辑 电子行业分类有很多,比如计算机(计算机当中就分很多部分,不细分了)、微电子(本人就是微电子行业)、电子、电信、通信、自动化等等。计算机 ......
qwqwer FPGA/CPLD
单片机C编程时,各文件编译正确,Build时出错
大家好, 单片机C编程时,各文件编译正确,Build时出错 FATAL ERROR L250: CODE SIZE LIMIT IN RESTRICTED VERSION EXCEEDED MODULE: D:\D-PROGFILES\SILABS\IDEFILES\C51\LIB\C5 ......
nfwo 嵌入式系统
申请Silicon的样片
对于工程师,申请样片是个必需而又麻烦的事情。有的公司样片申请步骤复杂,有的有一些限制,不太方便。 最近在关注EFM8单片机,在Silicon网站上看到可以申请样片,就尝试了一下,没有想到 ......
dcexpert 单片机
西安招GPRS单片机开发人员
熟悉GPRS通信 单片机研发,有过相关项目开发经验 有电子技术基础,能独立完成电路调试。 公司主要开发相关新产品,有产品开发能力者均可合作 诚实稳重,有上进心,独立性强,能够适应工作压 ......
guweijie_gg 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1170  489  1946  2331  1601  24  10  40  47  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved