电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDPB451236A1-500M3I

产品描述QDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40MM HEIGHT, LFBGA-165
产品类别存储    存储   
文件大小553KB,共38页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61QDPB451236A1-500M3I概述

QDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40MM HEIGHT, LFBGA-165

IS61QDPB451236A1-500M3I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称ISSI(芯成半导体)
包装说明LBGA, BGA165,11X15,40
Reach Compliance Codecompliant
Is SamacsysN
最长访问时间0.45 ns
最大时钟频率 (fCLK)500 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度18874368 bit
内存集成电路类型QDR SRAM
内存宽度36
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.36 A
最小待机电流1.7 V
最大压摆率1.2 mA
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
IS61QDPB41M18A/A1/A2
IS61QDPB451236A/A1/A2
1Mx18, 512Kx36
18Mb QUAD-P (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Separate read and write ports with concurrent read
and write operations.
Synchronous pipeline read with late write operation.
Double data rate (DDR) interface for read and write
input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT(On-Die Termination) feature is supported
optionally on Input clocks, Data input, and Control
signals.
ADVANCED INFORMATION
AUGUST 2011
DESCRIPTION
The 18Mb IS61QDPB451236A/A1/A2 and
IS61QDPB41M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUAD-P (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
1
从何学起DSP
我是搞软件做vc的,现在由于工作需要学习DSP,以前硬件没搞过,该如何学起?请大虾指点一二!...
atcctv 嵌入式系统
带宽、复杂性及性能方面的挑战推动汽车业向新型网络架构发展
管理学大师迈克尔·波特阐述企业的三大竞争战略是总成本领先战略、独树一帜战略和目标聚集战略。我们看到,在热力四射的中国汽车电子市场,半导体厂商也在强力推行这些战略,他们不断追 ......
bwandmff 汽车电子
【HC32F460开发板测评】(第三篇)LCR电桥设计—测评外部中断与定时器
本帖最后由 梦溪开物 于 2021-5-10 12:54 编辑 一、引言 是否可以说中断是单片机的灵魂呢?无论是低端单片机还是高端单片机,几乎都含有中断功能,当让能跑系统的还有线程。这次对HC32 ......
梦溪开物 国产芯片交流
基于24位Σ-Δ型ADC AD7793和数字隔离器ADUM5401的全隔离输入模块 (CN0066)
电路功能与优势 本电路为要求隔离的单电源输入电路设计提供了一种完整的解决方案。AD7793是一款24位Σ-Δ型ADC,内置片内PGA,因而可以直接处理来自传感器的小信号输入。PGA增益可以设置为1、2 ......
damiaa ADI 工业技术
一个方波产生电路
看到一个使用TLC27L2AIDR构成的方波产生电路,看不懂原理,麻烦帮忙看一下: 188005188006 ...
rain_noise 模拟与混合信号
evc移植的弱弱问题
各位大侠高手们,下弟最近有一个任务 就是将vc6.0下的程序移植到wince操作系统下的evc里跑起来 能否给些移植方面的宏观步骤指导及参考书什么的 小弟是刚刚接触wince操作系统和evc。。。。...
gaas 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 923  2901  2408  442  858  19  59  49  9  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved