电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161E18DGD-150T

产品描述Cache SRAM, 1MX18, 7.5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小320KB,共37页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161E18DGD-150T概述

Cache SRAM, 1MX18, 7.5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165

GS8161E18DGD-150T规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Is SamacsysN
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161E36D(GT/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
1M x 18, 512K x 32, 512K x 36
18Mb SyncBurst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• FT pin for user-configurable flow through or pipeline operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and 165-bump BGA available
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D)
is
a DCD (Dual Cycle Deselect) pipelined synchronous SRAM.
SCD (Single Cycle Deselect) versions are also available. DCD
SRAMs pipeline disable commands to the same degree as read
commands. DCD RAMs hold the deselect command for one
full cycle and then begin turning off their outputs just after the
second rising edge of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D)
operates on a 3.3 V or 2.5 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description
Applications
The
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D)
is
an 18,874,368-bit high performance synchronous SRAM with
a 2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
370
430
4.0
4.0
275
315
1/37
-375
2.5
2.66
350
410
4.2
4.2
265
300
-333
2.5
3.3
310
365
4.5
4.5
255
285
-250
2.5
4.0
250
290
5.5
5.5
220
250
-200
3.0
5.0
210
240
6.5
6.5
205
225
-150
3.8
6.7
185
200
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2011, GSI Technology
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【信号处理】基于FPGA的DSP外部总线接口设计
文章针对FPGA与DSP之间的总线协议,建立FPGA与DSP总线通信的接口框架,根据不同类型的DSP设计相应的时序协调电路,保证DSP与外部器件之间高速稳定的数据通信。使用该设计方法在Quartus Ⅱ进行仿真, ......
hangsky FPGA/CPLD
制导系统测试
制导系统是现代武器的眼睛,精确制导武器在现代战争中发挥着越来越重要的作用。而随着雷达技术、总线技术、图像处理技术、微电子技术的发展,制导系统也向着复杂化、小型化、多功能方向发展, ......
trueleven 工业自动化与控制
ESP32人脸识别开发板ESP-EYE的效果如何?
ESP系列产品的知名度挺高的,对于其网站上新推出ESP-EYE不知有谁测试过?效果如何? 对于视觉识别在steam教育行业 希望做出哪些应用,欢迎大家多交流。 补充内容 (2019-8-19 13:24): 我司 ......
杭州摩图科技 DIY/开源硬件专区
“2016 ROHM科技展”11月24日、25日上海会场即将开启!报名从速!!!
点此报名“2016 ROHM科技展”——上海会场 “2016 ROHM科技展“——上海会场将于11月24、25日盛大开启,届时将向您展示最新产品及各种解决方案。 针对上海地区的市场需求,ROHM特别准备 ......
EEWORLD社区 综合技术交流
BGA元器件及其返修工艺
BGA元器件及其返修工艺...
lorant PCB设计
我来给个实际的状态机编程思想例子
看看小时候玩的5块钱那种最简单的电子表。只有2个按钮就能操作。 暂且称为按钮A和按钮B 现给出一个完整的功能文字描述: 在显示时间时按A,屏幕显示变成日期 在显示日 ......
sharks 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1792  1206  2264  2069  410  37  25  46  42  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved