电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC2G38GS,115

产品描述translation - voltage levels 10.8ns 5.5V 300mw
产品类别逻辑    逻辑   
文件大小279KB,共21页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74LVC2G38GS,115概述

translation - voltage levels 10.8ns 5.5V 300mw

74LVC2G38GS,115规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
Brand NameNXP Semiconduc
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SON
包装说明1.35 X 1 MM, 0.35 MM HEIGHT, 0.35 MM PITCH, SOT-1203, SON-8
针数8
制造商包装代码SOT1203
Reach Compliance Codecompli
Base Number Matches1

文档预览

下载PDF文档
74LVC2G38
Dual 2-input NAND gate; open drain
Rev. 11 — 8 April 2013
Product data sheet
1. General description
The 74LVC2G38 provides a 2-input NAND function.
The outputs of the 74LVC2G38 devices are open-drain and can be connected to other
open-drain outputs to implement active-LOW, wired-OR or active-HIGH wired-AND
functions.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these
devices as translators in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant outputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM EIA/JESD22-A114F exceeds 2000 V
MM EIA/JESD22-A115-A exceeds 200 V
24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Open-drain outputs
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVC2G38GS,115相似产品对比

74LVC2G38GS,115 74LVC2G38DC,125 74LVC2G38GD,125 74LVC2G38GF,115 74LVC2G38GM,125 74LVC2G38DP,125
描述 translation - voltage levels 10.8ns 5.5V 300mw logic gates 3.3V dual 2-input logic gates nand 2circuit 5.5V logic gates dual 2-input nand gate open drain logic gates 3.3V dual 2-inpt logic gates 3.3V dual 2-IN nand
Brand Name NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconductor
是否Rohs认证 符合 符合 符合 符合 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦)
零件包装代码 SON SSOP SON SON QFN TSSOP
包装说明 1.35 X 1 MM, 0.35 MM HEIGHT, 0.35 MM PITCH, SOT-1203, SON-8 VSSOP, TSSOP8,.12,20 3 X 2 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, PLASTIC, SOT996-2, SON-8 1.35 X 1 MM, 0.50 MM HEIGHT, MO-252, SOT-1089, SON-8 VQCCN, LCC8,.06SQ,20 TSSOP, TSSOP8,.16
针数 8 8 8 8 8 8
制造商包装代码 SOT1203 SOT765-1 SOT996-2 SOT1089 SOT902-2 SOT505-2
Reach Compliance Code compli compli compli compli compli compliant
Base Number Matches 1 1 1 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 567  881  2008  2429  681  12  18  41  49  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved