电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3623L15PF8

产品描述fifo 3.3V 256x36 SYNCfifo
产品类别半导体    其他集成电路(IC)   
文件大小184KB,共28页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

72V3623L15PF8在线购买

供应商 器件名称 价格 最低购买 库存  
72V3623L15PF8 - - 点击查看 点击购买

72V3623L15PF8概述

fifo 3.3V 256x36 SYNCfifo

72V3623L15PF8规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
FIFO
RoHSN
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
1000

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO
TM
WITH
BUS-MATCHING
256 x 36
IDT72V3623
1,024 x 36
IDT72V3643
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
Memory storage capacity:
IDT72V3623–256 x 36
IDT72V3643–1,024 x 36
Clock frequencies up to 100 MHz (6.5 ns access time)
Clocked FIFO buffering data from Port A to Port B
IDT Standard timing (using
EF
and
FF)
or First Word Fall
Through Timing (using OR and IR flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
three default offsets (8, 16 and 64)
Serial or parallel programming of partial flags
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits
(byte)
Big- or Little-Endian format for word and byte bus sizes
Reset clears data and configures FIFO, Partial Reset clears
data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA and CLKB may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Easily expandable in width and depth
Auto power down minimizes power dissipation
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)
Pin and functionally compatible versions of the 5V operating
IDT723623/723643
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Port-A
Control
Logic
CLKA
CSA
W/RA
ENA
MBA
RS1
RS2
PRS
Bus-
Matching
Input
Register
Output
Register
FIFO1
Mail1,
Mail2,
Reset
Logic
36
36
RAM ARRAY
36
36
256 x 36
1,024 x 36
A
0
-A
35
Write
Pointer
Read
Pointer
B
0
-B
35
FF/IR
AF
Status Flag
Logic
EF/OR
AE
36
36
SPM
FS0/SD
FS1/SEN
Programmable Flag
Offset Registers
10
Timing
Mode
Port-B
Control
Logic
Mail 2
Register
MBF2
FWFT
CLKB
CSB
W/RB
ENB
MBB
BE
BM
SIZE
4662 drw01
IDT and the IDT logo are registered trademark of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
MARCH 2018
DSC-4662/8
1
©
2018 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

72V3623L15PF8相似产品对比

72V3623L15PF8 72V3643L15PF8 72V3643L10PF
描述 fifo 3.3V 256x36 SYNCfifo fifo 3.3V 1K X 36 SYNCfifo fifo 1kx36x2 bus unidirectional
Manufacture IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
产品种类
Product Category
FIFO FIFO FIFO
RoHS N N N
系列
Packaging
Reel Reel Tube
工厂包装数量
Factory Pack Quantity
1000 1000 72
电源电压-最大
Supply Voltage - Max
- 3.6 V 3.6 V
Supply Voltage - Mi - 3 V 3 V
封装 / 箱体
Package / Case
- TQFP-128 TQFP-128

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 654  270  529  1227  2449  37  47  29  36  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved