电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61VPS204836B-250TQLI-TR

产品描述sram 72mb, 250mhz,2.5V 2M x 36 sync sram
产品类别半导体    其他集成电路(IC)   
文件大小964KB,共39页
制造商All Sensors
标准
下载文档 详细参数 选型对比 全文预览

IS61VPS204836B-250TQLI-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS61VPS204836B-250TQLI-TR - - 点击查看 点击购买

IS61VPS204836B-250TQLI-TR概述

sram 72mb, 250mhz,2.5V 2M x 36 sync sram

IS61VPS204836B-250TQLI-TR规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
SRAM
RoHSYes
Memory Size72 Mbi
Organizati2 M x 36
Access Time2.6 ns
电源电压-最大
Supply Voltage - Max
2.625 V
Supply Voltage - Mi2.375 V
Maximum Operating Curre270 mA
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFP-100
系列
Packaging
Reel
Maximum Clock Frequency250 MHz
Memory TypeSynchronous SRAM

文档预览

下载PDF文档
IS61NLP204836B/IS61NVP/NVVP204836B
IS61NLP409618B/IS61NVP/NVVP409618B
2M x 36 and 4M x 18
72Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single R/W (Read/Write) control pin
• Clock controlled, registered address,
data and control
• Interleaved or linear burst sequence control us-
ing MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE
pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 165-ball PBGA and 119-
ball PBGA packages
• Power supply:
NLP: V
dd
3.3V (± 5%), V
ddq
3.3V/2.5V (± 5%)
NVP: V
dd
2.5V (± 5%), V
ddq
2.5V (± 5%)
NVVP: V
dd
1.8V (± 5%), V
ddq
1.8V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available
AUGUST 2014
DESCRIPTION
The 72 Meg product family features high-speed, low-power
synchronous static RAMs designed to provide a burstable,
high-performance, 'no wait' state, device for networking
and communications applications. They are organized as
2,096,952 words by 36 bits and 4,193,904 words by 18
bits, fabricated with
ISSI
's advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE
is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the ADV
input. When the ADV is HIGH the internal burst counter
is incremented. New external addresses can be loaded
when ADV is LOW.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock inputs and when
WE
is
LOW. Separate byte enables allow individual bytes to be
written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.8
4
250
200
3.1
5
200
166
3.8
6
166
Units
ns
ns
MHz
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
8/4/2014
1

IS61VPS204836B-250TQLI-TR相似产品对比

IS61VPS204836B-250TQLI-TR IS61NVP204836B-166TQLI IS61VPS204836B-250TQLI IS61NVP204836B-166TQLI-TR
描述 sram 72mb, 250mhz,2.5V 2M x 36 sync sram sram 72mb, 7.5ns, 2.5v 2M x 36 sync sram sram 72mb, 250mhz, 2.5V 2M x 36 sync sram sram 72mb, 7.5ns, 2.5v 2M x 36 sync sram
Manufacture ISSI ISSI ISSI ISSI
产品种类
Product Category
SRAM SRAM SRAM SRAM
RoHS Yes Yes Yes Yes
Memory Size 72 Mbi 72 Mbi 72 Mbi 72 Mbi
Organizati 2 M x 36 2 M x 36 2 M x 36 2 M x 36
Access Time 2.6 ns 3.5 ns 2.6 ns 3.5 ns
电源电压-最大
Supply Voltage - Max
2.625 V 2.625 V 2.625 V 2.625 V
Supply Voltage - Mi 2.375 V 2.375 V 2.375 V 2.375 V
Maximum Operating Curre 270 mA 340 mA 270 mA 340 mA
最大工作温度
Maximum Operating Temperature
+ 85 C + 85 C + 85 C + 85 C
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C - 40 C - 40 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
QFP-100 QFP-100 QFP-100 QFP-100
Maximum Clock Frequency 250 MHz 166 MHz 250 MHz 166 MHz
Memory Type Synchronous SRAM Synchronous SRAM Synchronous SRAM Synchronous SRAM
CCS,The program will not beloaded
446975请问CCS出现这种问题该怎么办? ...
lzx_18570633112 DSP 与 ARM 处理器
11月16日最新:75个IC电子通讯岗位,含简单介绍及薪资范围(平均20万以上)
IC设计类 1. Manager /Sr. Manager 硕士以上,7年以上,MLC/SLC,英语熟练,上海,薪水open    2. Sr/Staff/Sr. Staff Design Engineer,硕士以上,5年左右,MLC/SLC,英语熟练,上海,薪 ......
KT人才 求职招聘
征求网友建议:开设国产MCU板块?怎么分类?
hi,大家下午好~最近呀,管管收到了一些网友的建议:“开设国产MCU板块”。 最近的新闻,大家的讨论,让管管也看到现在是国产芯片的机遇和挑战,同时,开设国产MCU板块,让更多想 ......
okhxyyo 国产芯片交流
无线传感器网络的组密钥管理方案
摘要:为在有限资源的无线传感器网络上进行安全的群组通信,组密钥管理在满足基本安全需求的同时,须保证当有节点成员离开或加 入网络时,更新组密钥不额外增加系统的通信和计算开销。基于此, ......
xtss 无线连接
关于非隔离电源你所不知道的优势
你是不是认为所有工业现场系统的电源都应该使用隔离方案来提高可靠性呢?那你可能就走进了电源使用的误区了。或许非隔离电源方案更适合你,本文将为你一一揭晓。 ---------------------------- ......
木犯001号 电源技术
新手求教幅值变化较大的信号如何处理
请问大家从加速度传感器采集的信号强度变化很大,最高的幅值达正负15伏,最低的只有20mv,而小信号时,从传感器观察到的背底噪声较大,一般为环境噪声和信道噪声。现在领导要求将小信号放大,将 ......
fengshu 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 686  1814  2799  1567  2712  35  43  55  15  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved