电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61VPS204836B-250TQLI

产品描述sram 72mb, 250mhz, 2.5V 2M x 36 sync sram
产品类别半导体    其他集成电路(IC)   
文件大小964KB,共39页
制造商All Sensors
标准
下载文档 详细参数 选型对比 全文预览

IS61VPS204836B-250TQLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS61VPS204836B-250TQLI - - 点击查看 点击购买

IS61VPS204836B-250TQLI概述

sram 72mb, 250mhz, 2.5V 2M x 36 sync sram

IS61VPS204836B-250TQLI规格参数

参数名称属性值
ManufactureISSI
产品种类
Product Category
SRAM
RoHSYes
Memory Size72 Mbi
Organizati2 M x 36
Access Time2.6 ns
电源电压-最大
Supply Voltage - Max
2.625 V
Supply Voltage - Mi2.375 V
Maximum Operating Curre270 mA
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFP-100
Maximum Clock Frequency250 MHz
Memory TypeSynchronous SRAM

文档预览

下载PDF文档
IS61NLP204836B/IS61NVP/NVVP204836B
IS61NLP409618B/IS61NVP/NVVP409618B
2M x 36 and 4M x 18
72Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single R/W (Read/Write) control pin
• Clock controlled, registered address,
data and control
• Interleaved or linear burst sequence control us-
ing MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE
pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 165-ball PBGA and 119-
ball PBGA packages
• Power supply:
NLP: V
dd
3.3V (± 5%), V
ddq
3.3V/2.5V (± 5%)
NVP: V
dd
2.5V (± 5%), V
ddq
2.5V (± 5%)
NVVP: V
dd
1.8V (± 5%), V
ddq
1.8V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available
AUGUST 2014
DESCRIPTION
The 72 Meg product family features high-speed, low-power
synchronous static RAMs designed to provide a burstable,
high-performance, 'no wait' state, device for networking
and communications applications. They are organized as
2,096,952 words by 36 bits and 4,193,904 words by 18
bits, fabricated with
ISSI
's advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE
is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the ADV
input. When the ADV is HIGH the internal burst counter
is incremented. New external addresses can be loaded
when ADV is LOW.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock inputs and when
WE
is
LOW. Separate byte enables allow individual bytes to be
written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.8
4
250
200
3.1
5
200
166
3.8
6
166
Units
ns
ns
MHz
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
8/4/2014
1

IS61VPS204836B-250TQLI相似产品对比

IS61VPS204836B-250TQLI IS61NVP204836B-166TQLI IS61VPS204836B-250TQLI-TR IS61NVP204836B-166TQLI-TR
描述 sram 72mb, 250mhz, 2.5V 2M x 36 sync sram sram 72mb, 7.5ns, 2.5v 2M x 36 sync sram sram 72mb, 250mhz,2.5V 2M x 36 sync sram sram 72mb, 7.5ns, 2.5v 2M x 36 sync sram
Manufacture ISSI ISSI ISSI ISSI
产品种类
Product Category
SRAM SRAM SRAM SRAM
RoHS Yes Yes Yes Yes
Memory Size 72 Mbi 72 Mbi 72 Mbi 72 Mbi
Organizati 2 M x 36 2 M x 36 2 M x 36 2 M x 36
Access Time 2.6 ns 3.5 ns 2.6 ns 3.5 ns
电源电压-最大
Supply Voltage - Max
2.625 V 2.625 V 2.625 V 2.625 V
Supply Voltage - Mi 2.375 V 2.375 V 2.375 V 2.375 V
Maximum Operating Curre 270 mA 340 mA 270 mA 340 mA
最大工作温度
Maximum Operating Temperature
+ 85 C + 85 C + 85 C + 85 C
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C - 40 C - 40 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
QFP-100 QFP-100 QFP-100 QFP-100
Maximum Clock Frequency 250 MHz 166 MHz 250 MHz 166 MHz
Memory Type Synchronous SRAM Synchronous SRAM Synchronous SRAM Synchronous SRAM
请教各位高手关于VxWorks多任务调度的问题?
在VxWorks进行多任务调度的时候,假如所有的任务都处于挂起状态时,VxWorks会是怎么样执行的?它有没有像其他操作系统那样,会执行空任务呢?...
ray23 实时操作系统RTOS
请教各位:加复位芯片是否与JTAG冲突?
觉得这个问题值得讨论一下: 不少开发板上都是阻容复位, 但是我想用到产品上,阻容复位总感觉不太可靠。 一般我用51都是用MAX813复位, STM32不知道如何选择复位芯片及如何设计复位电路 ......
fish001 单片机
【NUCLEO-L4R5ZI评测】对比STM32的真随机和电脑的伪机数
网上都说一搬情况下会用电脑软件生成的随机数都是计算出来的伪随机数,存在一定规律为此还有一个专门提供真随机数服务的组织random.org,据说是通过大气噪声看到STM32手册里说STM32L4R5的RNG模 ......
littleshrimp stm32/stm8
【LPC8N04测评】之Tag读写评测
本帖最后由 wgsxsm 于 2018-6-29 00:22 编辑 接上,现在出差在外地,待着板子出来的,有空了就继续测试。NXP是一家大公司,软硬件实力超强的。今天的测试完全是借着其强大的软件实力才能进行 ......
wgsxsm NXP MCU
当BLE遇上MEMS——HID例程介绍与DIY遥控手柄
本帖最后由 lb8820265 于 2020-9-26 13:25 编辑 上一篇详细的介绍了HID的报告描述符和对应的例程,实际对于应用工程师来说没必要知道这么底层的东西,只需要知道如何正确的调用接口函数而达 ......
lb8820265 综合技术交流
提建议——贴图的位置
发帖子有时候一段落一段落有一些图,但是挂上来图都是摆在最后面的,这样看起来有时候不是那么方便。能不能技术调整可以自己选择贴图位置? ...
okhxyyo 为我们提建议&公告

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1125  672  893  2647  760  16  45  28  40  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved