电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LC4064ZE-7TCN100I

产品描述cpld - complex programmable logic devices 64mc 64i/O ultra Lo Pw 1.8V 7.5ns ind Cu
产品类别半导体    其他集成电路(IC)   
文件大小464KB,共99页
制造商All Sensors
标准  
下载文档 详细参数 全文预览

LC4064ZE-7TCN100I在线购买

供应商 器件名称 价格 最低购买 库存  
LC4064ZE-7TCN100I - - 点击查看 点击购买

LC4064ZE-7TCN100I概述

cpld - complex programmable logic devices 64mc 64i/O ultra Lo Pw 1.8V 7.5ns ind Cu

LC4064ZE-7TCN100I规格参数

参数名称属性值
ManufactureLattice
产品种类
Product Category
CPLD - Complex Programmable Logic Devices
RoHSYes
ProducispMACH 4064
Number of Macrocells64
Number of Logic Array Blocks - LABs4
Maximum Operating Frequency241 MHz
Delay Time7.5 ns
Number of I/Os64
工作电源电压
Operating Supply Voltage
1.8 V
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
Memory TypeEECMOS
最小工作温度
Minimum Operating Temperature
- 40 C
Number of Product Terms per Mac5
Operating Supply Curre2 mA
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
90

文档预览

下载PDF文档
ispMACH 4000V/B/C/Z Family
®
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
May 2009
Data Sheet DS1020
Features
High Performance
f
MAX
= 400MHz maximum operating frequency
t
PD
= 2.5ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Extended: -40 to 130°C junction (T
j
)
• For AEC-Q100 compliant devices, refer to
LA-ispMACH 4000V/Z Automotive Data Sheet
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 ftBGA
2
/
fpBGA
2, 3
176 TQFP
256 ftBGA/
fpBGA
3
176 TQFP
256 ftBGA/
fpBGA
3
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
3. Use 256 ftBGA package for all new designs. Refer to PCN#14A-07 for 256 fpBGA package discontinuance.
© 2009 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1020_23.1
谁有安装windriver的Tornado编译环境?求一个文件
E:Tornado2.2/host/src/hutils/makeSymTbl.tcl 求这个路径下的makeSymTbl.tcl文件,目前懒得为了这一个文件去安装tornado编译环境 谁有的话,分享一份,多谢先:) ...
lelee007 ARM技术
24位AD转换后跳动较大,有14位跳动。
J1上电后,J2信号输入端输入几十mV电压,ad转换出来的数据跳动较大,而如果把ADS1251的1 2脚短路,跳动就只有8位,这样应该程序没错吧,我感觉是布板的问题,有没有大牛帮我看看。指点一下哪里 ......
天天1 模拟电子
有那个有E金币兑换
有有那个有E金币兑换,我有些板子,芯片,模块。想兑换点E金币用用。 ...
flower_huanghua 淘e淘
函数发生器与低频信号发生器有啥区别?
315555315556 在网上找到了比较模糊的概念,求高人指点。 ...
冷冷阿 电子竞赛
STM32PORT口8位输出程序怎么写?
我要用PORTA口低8位送出D0-D7数据,高8位还做GPIO其他功能口(有输入也有输出),那么我怎么写低8位的数据输出程序么?用GPIO_Write(GPIOA,0x????)谁能帮忙简单写一下...
bogedahan12 stm32/stm8
光电转换电路中有一级电路叫frequency compensation circuit不是很懂,求指教
本帖最后由 奋斗澜颜 于 2015-12-18 21:51 编辑 下面附上三篇文章中的电路图:每个电路图中的第二级电路的输入电阻上面都并联一个电容,这个以前没见过,说是频率补偿电路,求指教。三个电路 ......
奋斗澜颜 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2513  29  888  626  897  56  29  9  30  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved