电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EPF6024AQC208-3

产品描述fpga - field programmable gate array fpga - flex 6000 196 labs 171 ios
产品类别可编程逻辑器件    可编程逻辑   
文件大小378KB,共52页
制造商Altera (Intel)
下载文档 详细参数 全文预览

EPF6024AQC208-3在线购买

供应商 器件名称 价格 最低购买 库存  
EPF6024AQC208-3 - - 点击查看 点击购买

EPF6024AQC208-3概述

fpga - field programmable gate array fpga - flex 6000 196 labs 171 ios

EPF6024AQC208-3规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Altera (Intel)
零件包装代码QFP
包装说明FQFP, QFP208,1.2SQ,20
针数208
Reach Compliance Codeunknow
ECCN代码3A991
Is SamacsysN
其他特性CAN ALSO BE USED 24000 LOGIC GATES
最大时钟频率133 MHz
JESD-30 代码S-PQFP-G208
JESD-609代码e0
长度28 mm
湿度敏感等级3
专用输入次数4
I/O 线路数量171
输入次数171
逻辑单元数量1960
输出次数171
端子数量208
最高工作温度85 °C
最低工作温度
组织4 DEDICATED INPUTS, 171 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码FQFP
封装等效代码QFP208,1.2SQ,20
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
峰值回流温度(摄氏度)220
电源2.5/3.3,3.3 V
可编程逻辑类型LOADABLE PLD
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度28 mm
Base Number Matches1

文档预览

下载PDF文档
FLEX 6000
®
Programmable Logic
Device Family
Data Sheet
March 2001, ver. 4.1
Features...
Provides an ideal low-cost, programmable alternative to high-
volume gate array applications and allows fast design changes
during prototyping or design testing
Product features
Register-rich, look-up table- (LUT-) based architecture
OptiFLEX
®
architecture that increases device area efficiency
Typical gates ranging from 5,000 to 24,000 gates (see
Table 1)
Built-in low-skew clock distribution tree
100% functional testing of all devices; test vectors or scan chains
are not required
System-level features
In-circuit reconfigurability (ICR) via external configuration
device or intelligent controller
5.0-V devices are fully compliant with peripheral component
interconnect Special Interest Group (PCI SIG)
PCI Local Bus
Specification, Revision 2.2
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic
MultiVolt
TM
I/O interface operation, allowing a device to bridge
between systems operating at different voltages
Low power consumption (typical specification less than 0.5 mA
in standby mode)
3.3-V devices support hot-socketing
Table 1. FLEX 6000 Device Features
Feature
Typical gates
(1)
Logic elements (LEs)
Maximum I/O pins
Supply voltage (V
CCINT
)
Note:
(1)
The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 14,000 gates in addition to the listed typical gates.
EPF6010A
10,000
880
102
3.3 V
EPF6016
16,000
1,320
204
5.0 V
EPF6016A
16,000
1,320
171
3.3 V
EPF6024A
24,000
1,960
218
3.3 V
Altera Corporation
A-DS-F6000-04.1
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1961  321  450  2270  1252  17  54  6  20  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved