电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EPF81500AQC240-3N

产品描述fpga - field programmable gate array fpga - flex 8000 162 labs 181 ios
产品类别可编程逻辑器件    可编程逻辑   
文件大小904KB,共62页
制造商Altera (Intel)
标准
下载文档 详细参数 全文预览

EPF81500AQC240-3N在线购买

供应商 器件名称 价格 最低购买 库存  
EPF81500AQC240-3N - - 点击查看 点击购买

EPF81500AQC240-3N概述

fpga - field programmable gate array fpga - flex 8000 162 labs 181 ios

EPF81500AQC240-3N规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Altera (Intel)
零件包装代码QFP
包装说明PLASTIC, QFP-240
针数240
Reach Compliance Codeunknown
ECCN代码3A991
其他特性CAN ALSO OPERATE AT 5V SUPPLY
JESD-30 代码S-PQFP-G240
JESD-609代码e3
长度32 mm
湿度敏感等级3
专用输入次数4
I/O 线路数量181
输入次数181
逻辑单元数量1296
输出次数181
端子数量240
最高工作温度70 °C
最低工作温度
组织4 DEDICATED INPUTS, 181 I/O
输出函数REGISTERED
封装主体材料PLASTIC/EPOXY
封装代码FQFP
封装等效代码QFP240,1.3SQ,20
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
峰值回流温度(摄氏度)245
电源3.3,3.3/5,5 V
可编程逻辑类型LOADABLE PLD
传播延迟1.8 ns
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
宽度32 mm
Base Number Matches1

文档预览

下载PDF文档
FLEX 8000
®
Programmable Logic
Device Family
Data Sheet
January 2003, ver. 11.1
1
Features...
Low-cost, high-density, register-rich CMOS programmable logic
device (PLD) family (see
Table 1)
2,500 to 16,000 usable gates
282 to 1,500 registers
System-level features
– In-circuit reconfigurability (ICR) via external configuration
devices or intelligent controller
– Fully compliant with the peripheral component interconnect
Special Interest Group (PCI SIG)
PCI Local Bus Specification,
Revision 2.2
for 5.0-V operation
– Built-in Joint Test Action Group (JTAG) boundary-scan test (BST)
circuitry compliant with IEEE Std. 1149.1-1990 on selected devices
– MultiVolt
TM
I/O interface enabling device core to run at 5.0 V,
while I/O pins are compatible with 5.0-V and 3.3-V logic levels
– Low power consumption (typical specification is 0.5 mA or less in
standby mode)
Flexible interconnect
– FastTrack
®
Interconnect continuous routing structure for fast,
predictable interconnect delays
– Dedicated carry chain that implements arithmetic functions such
as fast adders, counters, and comparators (automatically used by
software tools and megafunctions)
– Dedicated cascade chain that implements high-speed, high-fan-in
logic functions (automatically used by software tools and
megafunctions)
– Tri-state emulation that implements internal tri-state nets
Powerful I/O pins
Programmable output slew-rate control reduces switching noise
3
FLEX 8000
Table 1. FLEX 8000 Device Features
Feature
Usable gates
Flipflops
Logic array blocks (LABs)
Logic elements (LEs)
Maximum user I/O pins
EPF8282A
EPF8282AV
2,500
282
26
208
78
EPF8452A
4,000
452
42
336
120
EPF8636A
6,000
636
63
504
136
EPF8820A
8,000
820
84
672
152
EPF81188A EPF81500A
12,000
1,188
126
1,008
184
16,000
1,500
162
1,296
208
Altera Corporation
DS-F8000-11.1
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2080  385  2111  2176  1943  46  33  17  45  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved