电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS43LR32800F

产品描述2M x 32Bits x 4Banks Mobile DDR SDRAM
文件大小1MB,共47页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 选型对比 全文预览

IS43LR32800F在线购买

供应商 器件名称 价格 最低购买 库存  
IS43LR32800F - - 点击查看 点击购买

IS43LR32800F概述

2M x 32Bits x 4Banks Mobile DDR SDRAM

文档预览

下载PDF文档
IS43/46LR32800F
2M
x
32Bits
x
4Banks Mobile DDR SDRAM
Description
The IS43/46LR32800F is 268,435,456 bits CMOS Mobile Double Data Rate Synchronous DRAM organized as 4 banks of 2,097,152 words x
32 bits. This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted
on a 32-bit bus. The double data rate architecture is essentially a 2
N
prefetch architecture with an interface designed to transfer two data
words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock.
The data paths are internally pipelined and 2n-bits prefetched to achieve very high bandwidth. All input and output voltage levels are
compatible with LVCMOS.
Features
• JEDEC standard 1.8V power supply.
• VDD = 1.8V, VDDQ = 1.8V
• Four internal banks for concurrent operation
• MRS cycle with address key programs
- CAS latency 2, 3 (clock)
- Burst length (2, 4, 8, 16)
- Burst type (sequential & interleave)
• Fully differential clock inputs (CK, /CK)
• All inputs except data & DM are sampled at the rising
edge of the system clock
• Data I/O transaction on both edges of data strobe
• Bidirectional data strobe per byte of data (DQS)
• DM for write masking only
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• 64ms refresh period (4K cycle)
• Auto & self refresh
• Concurrent Auto Precharge
• Maximum clock frequency up to 200MHZ
• Maximum data rate up to 400Mbps/pin
• Power Saving support
- PASR (Partial Array Self Refresh)
- Auto TCSR (Temperature Compensated Self Refresh)
- Deep Power Down Mode
- Programmable Driver Strength Control by Full Strength,
or 3/4, 1/2, 1/4, 1/8 of Full Strength
• Status Register Read (SRR)
• LVCMOS compatible inputs/outputs
• Packages:
- 90-Ball FBGA
- 152-Ball PoP BGA
Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services
described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information
and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or
effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to
its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Rev. A | February 2013
www.issi.com
- dram@issi.com
1

IS43LR32800F相似产品对比

IS43LR32800F IS46LR32800F-6BLA2 IS46LR32800F-6BLA1 IS46LR32800F IS43LR32800F-5BL
描述 2M x 32Bits x 4Banks Mobile DDR SDRAM 2M x 32Bits x 4Banks Mobile DDR SDRAM 2M x 32Bits x 4Banks Mobile DDR SDRAM 2M x 32Bits x 4Banks Mobile DDR SDRAM 2M x 32Bits x 4Banks Mobile DDR SDRAM

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 812  2646  1269  2820  549  57  11  24  26  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved