电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5364-F-BC

产品描述SONET/SDH PRECISION PORT CARD CLOCK IC
文件大小387KB,共40页
制造商ETC
下载文档 选型对比 全文预览

SI5364-F-BC在线购买

供应商 器件名称 价格 最低购买 库存  
SI5364-F-BC - - 点击查看 点击购买

SI5364-F-BC概述

SONET/SDH PRECISION PORT CARD CLOCK IC

文档预览

下载PDF文档
Si5364
SONET/SDH P
R E C I S I O N
P
O R T
C
A R D
C
L O C K
IC
Features
Ultra-low jitter clock outputs with jitter
generation as low as 0.3 ps
RMS
No external components (other than a
resistor and standard bypassing)
Up to three clock inputs
Four independent clock outputs at 19,
155, or 622 MHz
Stratum 3, 3E, and SMC compatible
Digital hold for loss-of-input clock
Automatic or manually-controlled hitless
switching between clock inputs
Revertive/non-revertive switching
Loss-of-signal and frequency offset
alarms for each clock input
Support for forward and reverse FEC
clock scaling
8 kHz frame sync output
Low power
Small size (11x11 mm)
Si5364
Bottom View
Applications
SONET/SDH line/port cards
Terabit routers
Core switches
Digital cross connects
Ordering Information:
See page 36.
Description
The Si5364 is a complete solution for ultra-low jitter high-speed clock generation and
distribution in precision clocking applications, such as OC-192/OC-48 SONET/SDH line/
port cards. This device phase locks to one of three reference inputs in the range of
19.44 MHz and generates four synchronous clock outputs that can be independently
configured for operation in the 19, 155, or 622 MHz range (1, 8, and 32x input clock).
Silicon Laboratories DSPLL™ technology delivers phase-locked loop (PLL) functionality
with unparalleled performance while eliminating external loop filter components,
providing programmable loop parameters, and simplifying design. The on-chip reference
monitoring and clock switching functions support Stratum 3/3E and SMC compatible
clock switching with excellent output phase transient characteristics. FEC rates are
supported with selectable 255/238 or 238/255 scaling of the clock multiplication ratios.
The Si5364 establishes a new standard in performance and integration for ultra-low jitter
clock generation. It operates from a single 3.3 V supply.
Functional Block Diagram
REXT
VSEL33
VDD
GND
FEC[1:0]
BWSEL[1:0]
Biasing & Supply
CLKIN_A+
CLKIN_A–
CLKIN_B+
CLKIN_B–
REF/CLKIN_F+
REF/CLKIN_F–
LOS_A
FOS_A
LOS_B
FOS_B
LOS_F
DSBLFOS
SMC/S3N
VALTIME
AUTOSEL
RVRT
MANCNTRL[1:0]
INCDELAY
DECDELAY
FXDDELAY
A_ACTV
B_ACTV
DH_ACTV
F_ACTV
2
2
2
CAL_ACTV
÷
CLKOUT_1+
CLKOUT_1–
2
FRQSEL_1[1:0]
CLKOUT_2+
CLKOUT_2–
FRQSEL_2[1:0]
CLKOUT_3+
CLKOUT_3–
2
FRQSEL_3[1:0]
CLKOUT_4+
CLKOUT_4–
2
FRQSEL_4[1:0]
FSYNC
DSBLFSYNC
SYNCIN
2
SiLECT
TM
Switching
DSPLL
TM
÷
2
2
÷
Signal
Detection,
Selection,
& Control
÷
÷
RSTN/CAL
Rev. 2.2 7/04
Copyright © 2004 by Silicon Laboratories
Si5364

SI5364-F-BC相似产品对比

SI5364-F-BC SI5364
描述 SONET/SDH PRECISION PORT CARD CLOCK IC SONET/SDH PRECISION PORT CARD CLOCK IC
智能音箱引爆“懒人经济” AWE2019展看点
2019年3月14日-17日,2019中国家电及消费电子博览会(Appliance & Electronics World Expo,简称AWE2019)将在上海新国际博览中心举行。AWE2019将继续展示人工智能、移动互联网、物联网、云计算、 ......
zqy1111 模拟电子
有才!辞职报告范本
  范本一   尊敬的___________领导:   天要下雨,娘要嫁人,生死有命,富贵在天。本来我想在培养我的 ______________公司里工作终老,但是生活是残酷的,巨大的生活压力迫使我抬起头来, ......
刘兴光 聊聊、笑笑、闹闹
哪位大哥能给发个rapi.lib
想在pc和device之间通过rapi进行通信,但是找不到rapi.lib 哪位兄弟有给发一个到邮箱guopeixin@yahoo.com.cn中, 先行谢过了...
userchen 嵌入式系统
启动程序与引导程序有什么区别呀????
启动程序与引导程序有什么区别呀????...
给我一个大苹果 嵌入式系统
测试流接口驱动的测试程序如何写啊?
怎么写测试流接口驱动的测试程序啊?就是在应用程序中如果调用流接口驱动的那几个接口函数啊? 呵呵 有个简单的例子更好。。...
kids 嵌入式系统
求07年全国电设开关稳压电源详细资料czyuanlifei@163.com...
feifeijames 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2222  1844  957  321  459  45  38  20  7  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved