电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LTC2161_15

产品描述16-Bit, 65Msps/ 40Msps/25Msps Low Power ADCs
文件大小643KB,共36页
制造商Linear ( ADI )
官网地址http://www.analog.com/cn/index.html
下载文档 选型对比 全文预览

LTC2161_15概述

16-Bit, 65Msps/ 40Msps/25Msps Low Power ADCs

文档预览

下载PDF文档
FeaTures
n
n
n
n
n
n
n
n
n
n
n
n
LTC2162/LTC2161/LTC2160
16-Bit, 65Msps/
40Msps/25Msps
Low Power ADCs
DescripTion
The LTC
®
2162/LTC2161/LTC2160 are sampling 16-bit A/D
converters designed for digitizing high frequency, wide
dynamic range signals. They are perfect for demanding
communications applications with AC performance that
includes 77dB SNR and 90dB spurious free dynamic range
(SFDR). Ultralow jitter of 0.07ps
RMS
allows undersampling
of IF frequencies with excellent noise performance.
DC specs include ±2LSB INL (typ), ±0.5LSB DNL (typ)
and no missing codes over temperature. The transition
noise is 3.3LSB
RMS
.
The digital outputs can be either full rate CMOS, double
data rate CMOS, or double data rate LVDS. A separate
output power supply allows the CMOS output swing to
range from 1.2V to 1.8V.
The ENC
+
and ENC
inputs may be driven differentially
or single-ended with a sine wave, PECL, LVDS, TTL, or
CMOS inputs. An optional clock duty cycle stabilizer al-
lows high performance at full speed for a wide range of
clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
77dB SNR
90dB SFDR
Low Power: 87mW/63mW/45mW
Single 1.8V Supply
CMOS, DDR CMOS, or DDR LVDS Outputs
Selectable Input Ranges: 1V
P-P
to 2V
P-P
550MHz Full Power Bandwidth S/H
Optional Data Output Randomizer
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Serial SPI Port for Configuration
48-Pin (7mm
×
7mm) QFN Package
applicaTions
n
n
n
n
n
n
Communications
Cellular Base Stations
Software Defined Radios
Portable Medical Imaging
Multichannel Data Acquisition
Nondestructive Testing
Typical applicaTion
1.8V
V
DD
1.8V
OV
DD
2-Tone FFT, f
IN
= 70MHz and 69MHz
0
–10
–20
–30
AMPLITUDE (dBFS)
D15
D0
–40
–50
–60
–70
–80
ANALOG
INPUT
S/H
16-BIT
ADC CORE
OUTPUT
DRIVERS
CMOS
DDR CMOS OR
DDR LVDS
OUTPUTS
125MHz
CLOCK
CLOCK
CONTROL
–90
–100
–110
–120
OGND
0
216210 TA01a
GND
20
10
FREQUENCY (MHz)
30
2162 TA01b
216210f
1

LTC2161_15相似产品对比

LTC2161_15 LTC2160_15 LTC2162_15
描述 16-Bit, 65Msps/ 40Msps/25Msps Low Power ADCs 16-Bit, 65Msps/ 40Msps/25Msps Low Power ADCs 16-Bit, 65Msps/ 40Msps/25Msps Low Power ADCs

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2906  2515  2005  2372  2088  21  54  23  17  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved