电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NTH26SA3

产品描述Crystal Clock Oscillator
文件大小119KB,共3页
制造商ETC1
下载文档 全文预览

NTH26SA3概述

Crystal Clock Oscillator

文档预览

下载PDF文档
SaRonix
Crystal Clock Oscillator
Technical Data
Frequency Range:
Frequency Stability:
0.5 MHz to 106.25 MHz
±20, ±25, ±50 or ±100 ppm over all conditions: calibration
tolerance, operating temperature, input voltage change,
load change, 30 day aging, shock and vibration.
3.3V, LVCMOS / HCMOS, Tri-State
NTH / NCH Series
Temperature Range:
Operating:
Storage:
Supply Voltage:
Recommended Operating:
Supply Current:
ACTUAL SIZE
0 to +70°C or -40 to +85°C, See Part Numbering Guide
-55 to +125°C
3.3V ±10%
20mA
25mA
30mA
35mA
max, 0.5 to 30 MHz
max, 30+ to 50 MHz
max, 50+ to 80 MHz
max, 80+ to 106.25 MHz
Description
A crystal controlled, low current, low
jitter and high frequency oscillator with
precise rise and fall times demanded in
networking applications. The tri-state
function on the NTH enables the output
to go high impedance. Device is pack-
aged in a 14 or an 8-pin DIP compatible
resistance welded, all metal grounded
case to reduce EMI. True SMD DIL14
versions for IR reflow are available, se-
lect option "S" in part number builder.
See separate data sheet for SMD package
dimensions.
Applications & Features
ADSL, DSL
DS3, ES3, E1, STS-1, T1
Ethernet Switch, Gigabit Ethernet
Fibre Channel Controller
MPEG
Network Processors
Voice Over Packet
32 Bit Microprocessors
Tri-State output on NTH
LVCMOS / HCMOS compatible
Available up to 106.25 MHz
Output Drive:
HCMOS
Symmetry:
Rise and Fall Times:
45/55% max 0.5 to 70 MHz max
40/60% max @ 50% V
DD
4ns max 0.5 to 50 MHz, 20% to 80% V
DD
3ns max 50+ to 80 MHz
1.5ns max 80+ to 106.25 MHz
10% V
DD
max
90% V
DD
min
50 pF, 0.5 to 50 MHz
30pF, 50+ to 70 MHz
15pF, 70+ to 106.25 MHz
8ps max
Logic 0:
Logic 1:
Load:
Period Jitter RMS:
Mechanical:
Shock:
Solderability:
Terminal Strength:
Vibration:
Solvent Resistance:
Resistance to Soldering Heat:
Environmental:
Gross Leak Test:
Fine Leak Test:
Thermal Shock:
Moisture Resistance:
MIL-STD-883,
MIL-STD-883,
MIL-STD-883,
MIL-STD-883,
MIL-STD-202,
MIL-STD-202,
Method 2002, Condition B
Method 2003
Method 2004, Conditions A & C
Method 2007, Condition A
Method 215
Method 210, Condition A, B or C
MIL-STD-883,
MIL-STD-883,
MIL-STD-883,
MIL-STD-883,
Method
Method
Method
Method
1014, Condition C
1014, Condition A2
1011, Condition A
1004
Output Waveform
CMOS
T
r
Logic 1
80% V
DD
50% V
DD
20% V
DD
Logic 0
T
f
SYMMETRY
DS-159
REV D
SaRonix
141 Jefferson Drive • Menlo Park, CA 94025 • USA • 650-470-7700 • 800-227-8974 • Fax 650-462-9894
3.10 在Profiles中添加特征值
135851...
gaoyang9992006 无线连接
请教QSYS里打开System Console的问题
我用的是Quartus II 13.1 (64-bit)。打开QSYS后,Tools->System Console,然后弹出一个窗口,内容为:Cannot load library:'C:/altera/13.1/quartus/bin\jre\bin\client\jvm.dll',请问是怎么回 ......
anyking FPGA/CPLD
Cyclone III FPGA开发板详细电路图
Cyclone III FPGA开发板详细电路图...
unbj FPGA/CPLD
弱下拉与强下拉,弱上拉和强上拉
弱下拉与强下拉,弱上拉和强上拉 Altera与Xilinx内部提供的上下拉一般是弱的,也就是电阻都比较大,这样电流比较小,充电比较慢,导致上下拉的速度比较缓慢。这样做的好处,一是提供了上下拉 ......
drjloveyou FPGA/CPLD
新手关于stm32仿真器的疑惑
买的是万利399的开发板 使用IAR+st link 2(内置) 疑惑: 1. 自己做板子的话就没有内置的st link 2了是不是? 2. 是否可以使用ulink, jlink等等? 3. link仿真电路怎么设计? 4.大 ......
wang1983ning stm32/stm8
ARM开发详解-----dsp难分的伴侣
由于以后dsp要与arm结合,现在先把他搬到这里来,以免以后用得着! 最先的地址https://bbs.eeworld.com.cn/thread-75350-1-2.html 不要重复下载就好,我只是整理我的东西,以后好用,方便网友 ......
gaoxiao 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1138  2420  1200  2846  1547  34  52  13  26  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved