电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0824301VYA

产品描述Clock Generator, CMOS,
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小419KB,共49页
制造商Cobham PLC
下载文档 详细参数 选型对比 全文预览

5962R0824301VYA概述

Clock Generator, CMOS,

5962R0824301VYA规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明,
Reach Compliance Codeunknow
ECCN代码EAR99
认证状态Not Qualified
技术CMOS
总剂量100k Rad(Si) V
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

文档预览

下载PDF文档
Standard Products
UT7R2XLR816 Clock Network Manager
Datasheet
April, 2015
www.aeroflex.com/Clocks
FEATURES:
+3.3V
Core Power Supply
Independent
power supply for each clock bank
- Power supply range from +2.25V to +3.6V
8
Output clock banks with flexible I/O signaling
- Up to 16 LVCMOS3.3 outputs with
12mA slew-rate limited, break-before-make, buffers, or
- Up to 16 LVCMOS2.5 outputs with
8mA slew-rate limited, break-before-make, buffers, or
- Up to 8 standard drive LVDS outputs
Temperature
range:
- Commercial: 0
o
C to +70
o
C
- Industrial: -40
o
C to +85
o
C
- HiRel: -55
o
C to +125
o
C
Operational environment:
- Total-dose: 100 krad (Si)
- SEL Immune to a LET of 109 MeV-cm
2
/mg
- SEU Immune to a LET of 109 MeV-cm
2
/mg
Packaging
options
(1.27mm pitch, 17mm sq. body):
- 168-CLGA
- 168-CBGA
- 168-CCGA
Input
clock multiplication of any integer from 1 - 32
PLL
Operation
- Low frequency range: 24MHz to 50MHz
- Mid frequency range: 48MHz to 100MHz
- High frequency range: 96MHz to 200MHz
Input
reference clock signaling and control:
- LVCMOS3.3/LVTTL (Cold-Spared),
LVDS (Cold-Spared), &
Parallel Resonant Quartz Crystal
- Reference input divide-by-1 or divide-by-2
- Input frequency range from 2MHz to 200MHz
Dedicated
feedback Input/Output module
- Independent feedback power supply (+3.0V to +3.6V)
- 1-to-32 divider options with/without inverting
- Phase control -6, -4, -3, -2, -1, 0, 1, 2, 3, 4, 6 tU
- Disabled HIGH-Z when RST/DIV = LOW
- No Synchronous Output Enable (sOE) control in order to main-
tain PLL lock
Standard Microcircuit Drawing 5962-08243
- QML Q and Q+
Applications
- High altitude avionics
- X-ray Cargo Scanners
- Test and Measurement
- Networking, telecommunications and mass storage
INTRODUCTION:
The UT7R2XLR816 is a low voltage, low power, clock network
manager. The device features 16-outputs in 8 banks of 2.
Independent power supplies for each bank (+2.25V to +3.6V)
give the user great flexibility in multi- voltage systems. Outputs
can be configured as LVCMOS (2.5V/8mA or 3.3V/12mA) or
standard LVDS pairs. Independent output bank division and
phase skewing empower the system designer to optimize output
phase and frequency relationships throughout a clock network.
The skew controls enable outputs to lead or lag the reference
clock while the ternary output divider control can divide the
PLL oscillator frequency by any integer from 1to 32 before
driving the clock out of the desired bank. Regardless of output divider
settings, input and output clock edges are synchronized at start-up and
whenever the device is removed from power down mode. Power
down mode is controlled by the RST/DIV ternany input which also
controls input division of the reference clock. Time units for skew
control (t
U
) are 22.5
o
of the clock cycle for low and mid frequency
oscillators and 45
o
of the clock cycle for the high frequency oscillator.
Output
clock bank signaling and control:
- Output frequency range from 750KHz to 200MHz
- 1-to-32 divider options with/without inverting
- Odd bank phase control -4, -3, -2, -1, 0, 1, 2, 3, 4 tU
- Even bank phase control -6, -4, -2, -1, 0, 1, 2, 4, 6 tU
- Disable HIGH, LOW, or HIGH-Z
- Synchronous Output Enable (sOE) control
Guaranteed
reference input to output edge
synchronization
Low
inherent output bank skew (e.g. SKEW = 0*tU)
- < 50ps intrabank skew (typical)
- < 100ps interbank skew without dividing or inverting (typ)
- < 250ps interbank skew across divided or inverted banks (typ)
1

5962R0824301VYA相似产品对比

5962R0824301VYA 5962-0824301QXC 5962-0824301QYA 5962-0824301VXC 5962-0824301VYA 5962R0824301QXC 5962R0824301QYA 5962R0824301VXC
描述 Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS,
厂商名称 Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC
Reach Compliance Code unknow unknow unknow unknow unknow unknow unknow unknow
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Qualified Qualified Not Qualified
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
嵌入式实时操作系统small RTOS51原理及应用
13371嵌入式实时操作系统small RTOS51原理及应用...
daicheng 嵌入式系统
5 Linux 网络编程 TCP 协议(基础)
本帖最后由 兰博 于 2018-6-22 09:36 编辑 1. TCP 协议是什么前面一直在嚷嚷 TCP 协议,却一直不知道它到底是个什么东西。用举例来说明:你和你对象(没有对象那就选你上铺或下铺的同学吧) ......
兰博 嵌入式系统
请问如何学习嵌入式系统
大家好!我现在学了:C语言,微机原理与接口技术,51单片机。想学习嵌入式系统硬件层,请问我该如何入门?麻烦各位高手帮忙指导...
liwei5613 嵌入式系统
这些图片可以解释前面上课的问题 科普实际应用出发
本帖最后由 btty038 于 2021-7-20 07:52 编辑 最好的天线基础知识!超实用 随时查询 天线作为无线电的发射和接收设备是影响信号强度和质量的重要设备,其在移动通信领域的重要性非常关键。 ......
btty038 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2248  408  1393  1671  2921  43  17  12  44  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved