电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0824301QYA

产品描述Clock Generator, CMOS,
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小419KB,共49页
制造商Cobham PLC
下载文档 详细参数 选型对比 全文预览

5962R0824301QYA概述

Clock Generator, CMOS,

5962R0824301QYA规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明,
Reach Compliance Codeunknow
ECCN代码EAR99
认证状态Qualified
技术CMOS
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

文档预览

下载PDF文档
Standard Products
UT7R2XLR816 Clock Network Manager
Datasheet
April, 2015
www.aeroflex.com/Clocks
FEATURES:
+3.3V
Core Power Supply
Independent
power supply for each clock bank
- Power supply range from +2.25V to +3.6V
8
Output clock banks with flexible I/O signaling
- Up to 16 LVCMOS3.3 outputs with
12mA slew-rate limited, break-before-make, buffers, or
- Up to 16 LVCMOS2.5 outputs with
8mA slew-rate limited, break-before-make, buffers, or
- Up to 8 standard drive LVDS outputs
Temperature
range:
- Commercial: 0
o
C to +70
o
C
- Industrial: -40
o
C to +85
o
C
- HiRel: -55
o
C to +125
o
C
Operational environment:
- Total-dose: 100 krad (Si)
- SEL Immune to a LET of 109 MeV-cm
2
/mg
- SEU Immune to a LET of 109 MeV-cm
2
/mg
Packaging
options
(1.27mm pitch, 17mm sq. body):
- 168-CLGA
- 168-CBGA
- 168-CCGA
Input
clock multiplication of any integer from 1 - 32
PLL
Operation
- Low frequency range: 24MHz to 50MHz
- Mid frequency range: 48MHz to 100MHz
- High frequency range: 96MHz to 200MHz
Input
reference clock signaling and control:
- LVCMOS3.3/LVTTL (Cold-Spared),
LVDS (Cold-Spared), &
Parallel Resonant Quartz Crystal
- Reference input divide-by-1 or divide-by-2
- Input frequency range from 2MHz to 200MHz
Dedicated
feedback Input/Output module
- Independent feedback power supply (+3.0V to +3.6V)
- 1-to-32 divider options with/without inverting
- Phase control -6, -4, -3, -2, -1, 0, 1, 2, 3, 4, 6 tU
- Disabled HIGH-Z when RST/DIV = LOW
- No Synchronous Output Enable (sOE) control in order to main-
tain PLL lock
Standard Microcircuit Drawing 5962-08243
- QML Q and Q+
Applications
- High altitude avionics
- X-ray Cargo Scanners
- Test and Measurement
- Networking, telecommunications and mass storage
INTRODUCTION:
The UT7R2XLR816 is a low voltage, low power, clock network
manager. The device features 16-outputs in 8 banks of 2.
Independent power supplies for each bank (+2.25V to +3.6V)
give the user great flexibility in multi- voltage systems. Outputs
can be configured as LVCMOS (2.5V/8mA or 3.3V/12mA) or
standard LVDS pairs. Independent output bank division and
phase skewing empower the system designer to optimize output
phase and frequency relationships throughout a clock network.
The skew controls enable outputs to lead or lag the reference
clock while the ternary output divider control can divide the
PLL oscillator frequency by any integer from 1to 32 before
driving the clock out of the desired bank. Regardless of output divider
settings, input and output clock edges are synchronized at start-up and
whenever the device is removed from power down mode. Power
down mode is controlled by the RST/DIV ternany input which also
controls input division of the reference clock. Time units for skew
control (t
U
) are 22.5
o
of the clock cycle for low and mid frequency
oscillators and 45
o
of the clock cycle for the high frequency oscillator.
Output
clock bank signaling and control:
- Output frequency range from 750KHz to 200MHz
- 1-to-32 divider options with/without inverting
- Odd bank phase control -4, -3, -2, -1, 0, 1, 2, 3, 4 tU
- Even bank phase control -6, -4, -2, -1, 0, 1, 2, 4, 6 tU
- Disable HIGH, LOW, or HIGH-Z
- Synchronous Output Enable (sOE) control
Guaranteed
reference input to output edge
synchronization
Low
inherent output bank skew (e.g. SKEW = 0*tU)
- < 50ps intrabank skew (typical)
- < 100ps interbank skew without dividing or inverting (typ)
- < 250ps interbank skew across divided or inverted banks (typ)
1

5962R0824301QYA相似产品对比

5962R0824301QYA 5962-0824301QXC 5962-0824301QYA 5962-0824301VXC 5962-0824301VYA 5962R0824301QXC 5962R0824301VXC 5962R0824301VYA
描述 Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS, Clock Generator, CMOS,
厂商名称 Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC Cobham PLC
Reach Compliance Code unknow unknow unknow unknow unknow unknow unknow unknow
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
认证状态 Qualified Not Qualified Not Qualified Not Qualified Not Qualified Qualified Not Qualified Not Qualified
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
CAN基础知识
CAN基础知识...
lorant 嵌入式系统
大家看看能值多少?
知名台湾IC设计公司工作三年,做嵌入式系统方面工作. 一般大学本科生 自动化专业 三年工作经验 曾经做过USB,SD,MWin GUI,STN,TFT,TP等驱动并维护 曾经跟过10余个专案,知道客户设计,帮助 ......
yuanbao502 嵌入式系统
【设计工具】2011年EDK13.1培训部分-培训资料
有图有真相8327183270 本帖最后由 fuli247012412 于 2012-3-16 22:11 编辑 ]...
fuli247012412 FPGA/CPLD
嵌入式Linux系统及其应用前景
主要分析嵌入式 Linux 系统应用开发的特点 概述其开发过程和所面临的挑战 阐述嵌入式Linux摘 要的发展和应用前景...
frozenviolet Linux开发
【最爱MSP432】分享MSP432学习心得:MSP430的继承者
本帖最后由 xunke 于 2016-10-4 20:43 编辑 不知这个题标合不合适,觉得MSP432是MSP430的继承者、而不是终结者。最大的亮点就是继承了MSP430超低功耗的基因,是物联网应用中不错之选。我 ......
xunke 微控制器 MCU
51函数中断系统问题
为什么这个程序,我不用按矩阵键盘的第三排键,烧录之后LED 等就会四个灯、四个灯的变,就像流水灯那样,我的中断函数完全没有用,这是什么情况...
圈在指尖 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1886  978  2478  1263  2373  28  26  27  32  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved