电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1442AV25-167BZXC

产品描述1M X 36 CACHE SRAM, 3.4 ns, PBGA165
产品类别存储    存储   
文件大小604KB,共33页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 全文预览

CY7C1442AV25-167BZXC概述

1M X 36 CACHE SRAM, 3.4 ns, PBGA165

1M × 36 高速缓存 静态随机存储器, 3.4 ns, PBGA165

CY7C1442AV25-167BZXC规格参数

参数名称属性值
功能数量1
端子数量165
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压2.62 V
最小供电/工作电压2.38 V
额定供电电压2.5 V
最大存取时间3.4 ns
加工封装描述15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, FBGA-165
无铅Yes
欧盟RoHS规范Yes
中国RoHS规范Yes
状态ACTIVE
包装形状RECTANGULAR
包装尺寸GRID ARRAY, LOW PROFILE
表面贴装Yes
端子形式BALL
端子间距1 mm
端子涂层TIN SILVER COPPER
端子位置BOTTOM
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
内存宽度36
组织1M X 36
存储密度3.77E7 deg
操作模式SYNCHRONOUS
位数1.05E6 words
位数1M
内存IC类型CACHE SRAM
串行并行PARALLEL

文档预览

下载PDF文档
CY7C1440AV25
CY7C1446AV25
36-Mbit (1 M × 36/512 K × 72)
Pipelined Sync SRAM
36-Mbit (1 M × 36/512 K × 72) Pipelined Sync SRAM
Features
Functional Description
The
CY7C1440AV25/CY7C1446AV25 SRAM
integrates
1 M × 36/512 K × 72 SRAM cells with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining Chip Enable (CE
1
), depth-expansion Chip
Enables (CE
2
and CE
3
), Burst Control inputs (ADSC, ADSP, and
ADV), Write Enables (BW
X
, and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and the ZZ
pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or Address
Strobe Controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to two or four bytes wide as
controlled by the byte write control inputs. GW when active LOW
causes all bytes to be written.
The CY7C1440AV25/CY7C1446AV25 operates from a +2.5 V
core power supply while all outputs may operate with a +2.5 V
supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
For a complete list of related documentation, click
here.
Supports bus operation up to 250 MHz
Available speed grades are 250 and 167 MHz
Registered inputs and outputs for pipelined operation
2.5 V core power supply
2.5 V power supply
Fast clock-to-output times
2.6 ns (for 250-MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Single-cycle Chip Deselect
CY7C1440AV25 available in Pb-free and non-Pb-free 165-ball
FBGA package. CY7C1446AV25 available in non-Pb-free
209-ball FBGA package
IEEE 1149.1 JTAG-Compatible Boundary Scan
“ZZ” Sleep Mode Option
Selection Guide
Description
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
250 MHz
2.6
435
120
167 MHz
3.4
335
120
Unit
ns
mA
mA
Cypress Semiconductor Corporation
Document Number: 001-70167 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised January 5, 2016

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1151  370  1191  2780  1449  14  11  15  35  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved