电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1416JV18-300BZXI

产品描述36-Mbit DDR-II SRAM 2-Word Burst Architecture
文件大小417KB,共26页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1416JV18-300BZXI概述

36-Mbit DDR-II SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
CY7C1416JV18, CY7C1427JV18
CY7C1418JV18, CY7C1420JV18
36-Mbit DDR-II SRAM 2-Word
Burst Architecture
Features
Functional Description
The CY7C1416JV18, CY7C1427JV18, CY7C1418JV18 and
CY7C1420JV18 are 1.8V Synchronous Pipelined SRAM
equipped with DDR-II architecture. The DDR-II consists of an
SRAM core with advanced synchronous peripheral circuitry and
a 1-bit burst counter. Addresses for read and write are latched
on alternate rising edges of the input (K) clock. Write data is
registered on the rising edges of both K and K. Read data is
driven on the rising edges of C and C if provided, or on the rising
edge of K and K if C/C are not provided. Each address location
is associated with two 8-bit words in the case of CY7C1416JV18
and two 9-bit words in the case of CY7C1427JV18 that burst
sequentially into or out of the device. The burst counter always
starts with a “0” internally in the case of CY7C1416JV18 and
CY7C1427JV18. On CY7C1418JV18 and CY7C1420JV18, the
burst counter takes in the least significant bit of the external
address and bursts two 18-bit words in the case of
CY7C1418JV18 and two 36-bit words in the case of
CY7C1420JV18 sequentially into or out of the device.
Asynchronous inputs include an output impedance matching
input (ZQ). Synchronous data outputs (Q, sharing the same
physical pins as the data inputs D) are tightly matched to the two
output echo clocks CQ/CQ, eliminating the need for separately
capturing data from each individual DDR SRAM in the system
design. Output data clocks (C/C) enable maximum system
clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
36-Mbit density (4M x 8, 4M x 9, 2M x 18, 1M x 36)
300 MHz clock for high bandwidth
2-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) at 300 MHz for DDR-II
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Synchronous internally self-timed writes
DDR-II operates with 1.5 cycle read latency when DLL is
enabled
Operates similar to a DDR-I device with 1 cycle read latency in
DLL off mode
1.8V core power supply with HSTL inputs and outputs
Variable drive HSTL output buffers
Expanded HSTL output voltage (1.4V–V
DD
)
Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
Offered in both in Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
CY7C1416JV18 – 4M x 8
CY7C1427JV18 – 4M x 9
CY7C1418JV18 – 2M x 18
CY7C1420JV18 – 1M x 36
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
300 MHz
300
930
930
975
1010
250 MHz
250
725
725
760
825
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-12558 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised January 29, 2009
[+] Feedback

CY7C1416JV18-300BZXI相似产品对比

CY7C1416JV18-300BZXI
描述 36-Mbit DDR-II SRAM 2-Word Burst Architecture

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2285  1264  715  543  1390  25  33  36  22  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved