电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY2SSTV855ZXIT

产品描述SSTV SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
产品类别半导体    逻辑   
文件大小91KB,共6页
制造商SpectraLinear
官网地址http://www.spectralinear.com/
下载文档 详细参数 选型对比 全文预览

CY2SSTV855ZXIT在线购买

供应商 器件名称 价格 最低购买 库存  
CY2SSTV855ZXIT - - 点击查看 点击购买

CY2SSTV855ZXIT概述

SSTV SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28

SSTV系列, 锁相环时钟驱动器, 4 实输出(S), 0 反向输出(S), PDSO28

CY2SSTV855ZXIT规格参数

参数名称属性值
功能数量1
端子数量28
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压2.62 V
最小供电/工作电压2.38 V
额定供电电压2.5 V
加工封装描述4.40 MM, LEAD FREE, MO-153, TSSOP-28
无铅Yes
欧盟RoHS规范Yes
状态TRANSFERRED
包装形状RECTANGULAR
包装尺寸SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.6500 mm
端子涂层NOT SPECIFIED
端子位置DUAL
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
系列SSTV
输出特性3-ST
输入条件MUX
逻辑IC类型PLL BASED CLOCK DRIVER
反相输出数0.0
真实输出数4
传播延迟TPD6 ns
最大同边弯曲0.1000 ns
最大-最小频率60 MHz

文档预览

下载PDF文档
CY2SSTV855
Differential Clock Buffer/Driver
Features
• Phase-locked loop (PLL) clock distribution for Double
Data Rate Synchronous DRAM applications
• 1:5 differential outputs
• External feedback pins (FBINT, FBINC) are used to
synchronize the outputs to the clock input
• SSCG: Spread Aware™ for electromagnetic
interference (EMI) reduction
• 28-pin TSSOP package
• Conforms to JEDEC DDR specifications
Functional Description
The CY2SSTV855 is a high-performance, very-low-skew,
very-low-jitter zero-delay buffer that distributes a differential
clock input pair (SSTL_2) to four differential (SSTL_2) pairs of
clock outputs and one differential pair of feedback clock
outputs. In support of low power requirements, when
power-down is HIGH, the outputs switch in phase and
frequency with the input clock. When power-down is LOW, all
outputs are disabled to a high-impedance state and the PLL is
shut down.
The device supports a low-frequency power-down mode.
When the input is < 20 MHz, the PLL is disabled and the
outputs are put in the Hi-Z state. When the input frequency is
> 20 MHz, the PLL and outputs are enabled.
When AVDD is tied to ground, the PLL is turned off and
bypassed with the input reference clock gated to the outputs.
The Cypress CY2SSTV855 is Spread Aware and supports
tracking of Spread Spectrum clock inputs to reduce EMI
Block Diagram
Pin Configuration
YT0
YC0
PWRDWN
AVDD
Powerdown
and test
logic
YT1
YC1
GND
YC0
YT0
VDDQ
GND
CLKINT
CLKINC
VDDQ
AVDD
AGND
VDDQ
YT1
YC1
GND
YT2
YC2
CLKINT
CLKINC
FBINT
FBINC
PLL
YT3
YC3
FBOUTT
FBOUTC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
GND
YC3
YT3
VDDQ
PWRDWN
FBINT
FBINC
VDDQ
FBOUTC
FBOUTT
VDDQ
YT2
YC2
GND
28-pin TSSOP
CY2SSTV855
Rev 1.0, November 21, 2006
2200 Laurelwood Road, Santa Clara, CA 95054
Tel:(408) 855-0555
Fax:(408) 855-0550
Page 1 of 6
www.SpectraLinear.com

CY2SSTV855ZXIT相似产品对比

CY2SSTV855ZXIT CY2SSTV855ZIT CY2SSTV855ZXC CY2SSTV855ZXCT CY2SSTV855ZXI
描述 SSTV SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28 SSTV SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28 SSTV SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28 SSTV SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28 SSTV SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
功能数量 1 1 1 1 1
端子数量 28 28 28 28 28
最大工作温度 70 Cel 70 Cel 70 Cel 70 Cel 70 Cel
最小工作温度 0.0 Cel 0.0 Cel 0.0 Cel 0.0 Cel 0.0 Cel
最大供电/工作电压 2.62 V 2.62 V 2.62 V 2.62 V 2.62 V
最小供电/工作电压 2.38 V 2.38 V 2.38 V 2.38 V 2.38 V
额定供电电压 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
加工封装描述 4.40 MM, LEAD FREE, MO-153, TSSOP-28 4.40 MM, LEAD FREE, MO-153, TSSOP-28 4.40 MM, LEAD FREE, MO-153, TSSOP-28 4.40 MM, LEAD FREE, MO-153, TSSOP-28 4.40 MM, LEAD FREE, MO-153, TSSOP-28
无铅 Yes Yes Yes Yes Yes
欧盟RoHS规范 Yes Yes Yes Yes Yes
状态 TRANSFERRED TRANSFERRED TRANSFERRED TRANSFERRED TRANSFERRED
包装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
包装尺寸 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
表面贴装 Yes Yes Yes Yes Yes
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子间距 0.6500 mm 0.6500 mm 0.6500 mm 0.6500 mm 0.6500 mm
端子涂层 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
端子位置 DUAL DUAL DUAL DUAL DUAL
包装材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
系列 SSTV SSTV SSTV SSTV SSTV
输出特性 3-ST 3-ST 3-ST 3-ST 3-ST
输入条件 MUX MUX MUX MUX MUX
逻辑IC类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
反相输出数 0.0 0.0 0.0 0.0 0.0
真实输出数 4 4 4 4 4
传播延迟TPD 6 ns 6 ns 6 ns 6 ns 6 ns
最大同边弯曲 0.1000 ns 0.1000 ns 0.1000 ns 0.1000 ns 0.1000 ns
最大-最小频率 60 MHz 60 MHz 60 MHz 60 MHz 60 MHz
求助,在用AD17学习画4层板,有没有好点的教学指导资料啊。
如题,望各位大神帮帮忙。 ...
Gcsltb PCB设计
Ecos里面的DSR是什么??
是什么程序??...
digi01 嵌入式系统
2008-2009手机热点展望
本帖最后由 jameswangsynnex 于 2015-3-3 19:57 编辑 2007年,随着一声“手机生产核准制正式取消”的赦令,大批所谓的“黑手机”厂商如雨后春笋般破土而出,加之MTK积极的方案提供和技 ......
方学电器 消费电子
怎样实现LM3S896与2110之间的双机通讯呢
刚刚入手LM3S8962开发板,想实现两者的双机通讯,但是不太明白,求助高手帮忙。再就是那个入门游戏,怎么2110不管用呢?...
626qinxiaomei 微控制器 MCU
如何使用单个运算放大器驱动ADC
本文转自ADI中文技术社区https://ezchina.analog.com/message/29601#29601 影响数据采集系统的主要因素包括:速度、精度、功耗、封装尺寸及器件成本,对于不同的应用,最关键的因素也不同。本 ......
王府井的青蛙 模拟电子
开关电源兴趣小组 第18次任务
  第17次思考题   《开关电源设计 第三版》12.16节到12.18节讨论了断续工作模式下反激变换器的误差放大器,并给出了计算例子。这个反激变换器使用的是具有一定等效串联电阻的输出滤波电容 ......
maychang 开关电源学习小组

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1843  963  2837  1897  2131  42  18  47  17  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved