电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72271L15GB

产品描述FIFO, 32KX9, 10ns, Synchronous, CMOS, CPGA68, PGA-68
产品类别存储    存储   
文件大小389KB,共30页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72271L15GB概述

FIFO, 32KX9, 10ns, Synchronous, CMOS, CPGA68, PGA-68

IDT72271L15GB规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PGA
包装说明PGA-68
针数68
Reach Compliance Code_compli
ECCN代码EAR99
最长访问时间10 ns
其他特性RETRANSMIT; AUTOMATIC POWER-DOWN
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-CPGA-P68
JESD-609代码e0
长度29.464 mm
内存密度294912 bi
内存集成电路类型OTHER FIFO
内存宽度9
功能数量1
端子数量68
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织32KX9
输出特性3-STATE
可输出YES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装等效代码PGA68,11X11MOD
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
筛选级别38535Q/M;38534H;883B
座面最大高度5.207 mm
最大待机电流0.025 A
最大压摆率0.2 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度29.464 mm

文档预览

下载PDF文档
CMOS SUPERSYNC FIFO™
16,384 x 9, 32,768 x 9
IDT72261
IDT72271
Integrated Device Technology, Inc.
FEATURES:
16,384 x 9-bit storage capacity (IDT72261)
32,768 x 9-bit storage capacity (IDT72271)
10ns read/write cycle time (8ns access time)
Retransmit Capability
Auto power down reduces power consumption
Master Reset clears entire FIFO, Partial Reset clears
data, but retains programmable settings
Empty, Full and Half-full flags signal FIFO status
Programmable Almost Empty and Almost Full flags, each
flag can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or
First Word Fall Through timing (using
OR
and
IR
flags)
Easily expandable in depth and width
Independent read and write clocks (permit simultaneous
reading and writing with one clock signal
Available in the 64-pin Thin Quad Flat Pack (TQFP), 64-
pin Slim Thin Quad Flat Pack (STQFP) and the 68-pin
Pin Grid Array (PGA)
Output enable puts data outputs into high impedance
High-performance submicron CMOS technology
Industrial temperature range (-40
O
C to +85
O
C) is avail-
able, tested to military electrical specifications
DESCRIPTION:
The IDT72261/72271 are monolithic, CMOS, high capac-
ity, high speed, low power first-in, first-out (FIFO) memories
with clocked read and write controls. These FIFOs are
applicable for a wide variety of data buffering needs, such as
optical disk controllers, local area networks (LANs), and inter-
processor communication.
Both FIFOs have a 9-bit input port (D
n
) and a 9-bit output
port (Q
n
). The input port is controlled by a free-running clock
(WCLK) and a data input enable pin (
WEN
). Data is written
into the synchronous FIFO on every clock when
WEN
is
asserted. The output port is controlled by another clock pin
(RCLK) and enable pin (
REN
). The read clock can be tied to
the write clock for single clock operation or the two clocks can
run asynchronously for dual clock operation. An output
enable pin (
OE
) is provided on the read port for three-state
control of the outputs.
The IDT72261/72271 have two modes of operation: In the
IDT Standard Mode
, the first word written to the FIFO is
deposited into the memory array. A read operation is required
to access that word. In the
First Word Fall Through Mode
(FWFT), the first word written to an empty FIFO appears
automatically on the outputs, no read operation required. The
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D8
LD SEN
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
FF
/
IR
PAF
EF
/
OR
PAE
HF
FWFT/SI
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
RT
MRS
PRS
FS
RESET LOGIC
RCLK
REN
TIMING
OE
©1997
Integrated Device Technology, Inc
Q0-Q8
3036 drw 01
SuperSyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
MAY 1997
DSC-3036/6
1

推荐资源

今天"异性"给"你"发了多少红包啊?
今天"异性"给"你"发了多少红包啊? 是5.20 还是52.0 还是520 还是5201314? ...
蓝雨夜 聊聊、笑笑、闹闹
WinCE 下应用RFID
现有ARM主板一块2410芯片,有串口、u口,应该如何选择RFID读取器呢? 是不是厂家应该提供在WinCE下的动态库啊?...
gql5572 嵌入式系统
atmel sam4s16c教程 之定时器
按项目的要求,在原有的基础上增加了定时器功能 仔细研究Datasheet中关于rtt的部分 见附图,rtt框图 首先实时定时计数器的时钟SCLK是32KHz,先进入一个16位的分频器,每来个一个时钟脉冲, ......
star_66666 Microchip MCU
【有图】测得PE6/PE7悬空的电压为1.4V左右,好奇怪【LM3S*B**】
84126之前用万用表测得好像只有0.3V左右,所以感觉怪怪的,现在边上没万用表啊。。。...
喜鹊王子 微控制器 MCU
EEWORLD大学堂----未来汽车展望
未来汽车展望:https://training.eeworld.com.cn/course/326...
cuipin 聊聊、笑笑、闹闹
半导体制冷技术在大功率LED照明中的应用构想
作者 周敏捷 绿色环保时代的来临对能源的高效率利用提出了更高的要求,照明技术作为最早推动电网建设的民用技术,同样也正在进入一个由传统的热光源照明转向以LED等高效节能技术为主导的冷 ......
敏捷 LED专区

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2609  302  2150  2554  1754  53  7  44  52  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved