电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

590E148M352DG

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

590E148M352DG概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
STlink 盗版成功!
ST-Link V2 STLink 全功能可升级原版一致。三种接口:支持所有带SWIM接口的STM8系列单片机;支持所有带JTAG / SWD接口的STM32系列单片机淘宝:http://item.taobao.com/item.htm? ... sxS6&id=20 ......
paulhyde 淘e淘
8051 ISP烧录问题
小弟在使用51单片机,用ISP烧录的时候出现不能烧录问题,具体表现是这样的:从PC端到编程器更新是成功的,但是从编程器到MCU上面却不能烧录,直接从PC经过编程器进行烧录,也提示说烧录fail ......
li139 嵌入式系统
lcd1062+1302=时钟
Mcu:STC89c52, 12MHz增加功能正点提示:victory:,年月日天等自定义字库显示,按键时增加蜂鸣器提示!:@:下面看,有图有真相:titter:希望大家喜欢797917979279796ca79794l]4...
z10067 51单片机
问一个IAR编译器的问题
我使用EW430 3.10A,设置程序调试断点无法显示,但是从中断列表里可以看到已经设置成功了,汇编窗口里可以看到这个断点的位置上有个红色的标记。 大家碰到过这种情况么?怎么解决呢? ...
zgl7903 微控制器 MCU
前辈们推荐个功能较全的psoc学习板吧
前辈们推荐个功能较全的psoc学习板吧,价格不要太贵的。急啊!!...
蓝星草zcy 嵌入式系统
专业名次求助
本帖最后由 jameswangsynnex 于 2015-3-3 20:03 编辑 In general, since the field and scan rates are identical, you can expect to get a monochrome picture from a PAL video recording r ......
lcd 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2759  2016  1642  428  1419  30  3  42  45  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved