电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GACFB41.943/15.360

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Technology Inc
下载文档 详细参数 全文预览

PT7V4050GACFB41.943/15.360概述

PLL/Frequency Synthesis Circuit,

PT7V4050GACFB41.943/15.360规格参数

参数名称属性值
厂商名称Pericom Technology Inc
包装说明,
Reach Compliance Codeunknow

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
求大仙指路
我在画pcb封装库时;想把电阻这边的丝印复制到那边去,应该怎么做...
NJMKL PCB设计
MSP430G2303 感觉时钟不稳,怎么配置使用外部晶振
MSP430G2303 感觉始终不稳,怎么配置实用外部晶振最近在用 MSP430G2303 做一个操作 RTC 和 EEPROM 实验。2303 用到 USCI-A 做串口输出。USCI-B 做 IIC Master.在不配置时钟的情况下,默认用内部 ......
Study_Stellaris 微控制器 MCU
介绍一款3G模块
杭州德科通信推出一款非常适合于无线固话,行业应用的TD-SCDMA和GSM双模模块F900M,此模块采用板对板直接焊接方式,大小在50*45*3.目前3G网络已经开始越来越成熟,适合应用的3G模块也越来越多,F ......
lrlrec 嵌入式系统
NeoPixel模拟流体物理运动
https://learn.adafruit.com/ooze-master-3000-neopixel-simulated-liquid-physics?view=all 496231 用引人注目的LED来装饰窗户,万圣节道具或墙壁,模拟滴落的液体效果。 496 ......
dcexpert MicroPython开源版块
基于FPGA的BMP图库管理.pdf
基于FPGA的BMP图库管理.pdf ...
zxopenljx FPGA/CPLD
关于[[[更改BSP工程文件,添加GPIO驱动的选项]]]的疑问,请教大家
http://blog.eeworld.net/nanjianhui/archive/2008/07/18/2674753.aspx 看了以上文章,有一段不明白的地方: (1) 更改BSP工程文件,添加GPIO驱动的选项: 在BSP目录下面的”CATALOG ......
123liuxiao 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1733  621  1074  1753  2276  9  48  25  12  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved