电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SST39VF010-55-4C-NME

产品描述512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
文件大小547KB,共24页
制造商SST
官网地址http://www.ssti.com
下载文档 全文预览

SST39VF010-55-4C-NME概述

512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash

文档预览

下载PDF文档
512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
SST39LF512 / SST39LF010 / SST39LF020 / SST39LF040
SST39VF512 / SST39VF010 / SST39VF020 / SST39VF040
SST39LF/VF512 / 010 / 020 / 0403.0 & 2.7V 512Kb / 1Mb / 2Mb / 4Mb (x8) MPF memories
Data Sheet
FEATURES:
• Organized as 64K x8 / 128K x8 / 256K x8 / 512K x8
• Single Voltage Read and Write Operations
– 3.0-3.6V for SST39LF512/010/020/040
– 2.7-3.6V for SST39VF512/010/020/040
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption
(typical values at 14 MHz)
– Active Current: 5 mA (typical)
– Standby Current: 1 µA (typical)
• Sector-Erase Capability
– Uniform 4 KByte sectors
• Fast Read Access Time:
– 45 ns for SST39LF512/010/020/040
– 55 ns for SST39LF020/040
– 70 ns for SST39VF512/010/020/040
• Latched Address and Data
• Fast Erase and Byte-Program:
– Sector-Erase Time: 18 ms (typical)
– Chip-Erase Time: 70 ms (typical)
– Byte-Program Time: 14 µs (typical)
– Chip Rewrite Time:
1 second (typical) for SST39LF/VF512
2 seconds (typical) for SST39LF/VF010
4 seconds (typical) for SST39LF/VF020
8 seconds (typical) for SST39LF/VF040
• Automatic Write Timing
– Internal V
PP
Generation
• End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard
– Flash EEPROM Pinouts and command sets
• Packages Available
– 32-lead PLCC
– 32-lead TSOP (8mm x 14mm)
– 48-ball TFBGA (6mm x 8mm)
– 34-ball WFBGA (4mm x 6mm) for 1M and 2M
• All devices are RoHS compliant
PRODUCT DESCRIPTION
The SST39LF512, SST39LF010, SST39LF020, SST39LF040
and SST39VF512, SST39VF010, SST39VF020, SST39VF040
are 64K x8, 128K x8, 256K x8 and 5124K x8 CMOS Multi-Pur-
pose Flash (MPF) manufactured with SST’s proprietary, high per-
formance CMOS SuperFlash technology. The split-gate cell
design and thick-oxide tunneling injector attain better reliability and
manufacturability compared with alternate approaches. The
SST39LF512/010/020/040 devices write (Program or Erase) with
a 3.0-3.6V power supply. The SST39VF512/010/020/040 devices
write with a 2.7-3.6V power supply. The devices conform to
JEDEC standard pinouts for x8 memories.
Featuring high performance Byte-Program, the
SST39LF512/010/020/040 and SST39VF512/010/020/
040 devices provide a maximum Byte-Program time of 20
µsec. These devices use Toggle Bit or Data# Polling to indi-
cate the completion of Program operation. To protect
against inadvertent write, they have on-chip hardware and
Software Data Protection schemes. Designed, manufac-
tured, and tested for a wide spectrum of applications, they
are offered with a guaranteed typical endurance of
100,000 cycles. Data retention is rated at greater than 100
years.
The SST39LF512/010/020/040 and SST39VF512/010/
020/040 devices are suited for applications that require
convenient and economical updating of program, configu-
©2010 Silicon Storage Technology, Inc.
S71150-14-000
01/10
1
ration, or data memory. For all system applications, they
significantly improves performance and reliability, while low-
ering power consumption. They inherently use less energy
during Erase and Program than alternative flash technolo-
gies. The total energy consumed is a function of the
applied voltage, current, and time of application. Since for
any given voltage range, the SuperFlash technology uses
less current to program and has a shorter erase time, the
total energy consumed during any Erase or Program oper-
ation is less than alternative flash technologies. These
devices also improve flexibility while lowering the cost for
program, data, and configuration storage applications.
The SuperFlash technology provides fixed Erase and Pro-
gram times, independent of the number of Erase/Program
cycles that have occurred. Therefore the system software
or hardware does not have to be modified or de-rated as is
necessary with alternative flash technologies, whose Erase
and Program times increase with accumulated Erase/Pro-
gram cycles.
To meet surface mount requirements, the SST39LF512/
010/020/040 and SST39VF512/010/020/040 devices are
offered in 32-lead PLCC and 32-lead TSOP packages. The
SST39LF/VF010 and SST39LF/VF020 are also offered in
a 48-ball TFBGA package. See Figures 2, 3, 4, and 5 for
pin assignments.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF is a trademark of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
求助!!ccs导入TivaWare Tm4的9150例程编译出错,咋回事啊
我用的Tm4c123GH6PM的开发板,用ccs7.0导入TivaWare的mpu9150的例程编译出现错误,这是为什么呢?导入其他的例程没有问题,求解答!!! 283588 分类...
一期一会 微控制器 MCU
ARM有哪些权威的认证?
如题.谢谢!...
ztj55 ARM技术
2212外接FLASH和RAM的使用。!!
2212外接FLASH和RAM的使用。!!大家好: 请问SMARTARM2200,我将LPC2210改为LPC2212的话,我想程序在2212里运行,把BOOT1:0设成11,这样程序是在芯片内运行。但如果我想将外部FLASH和外部RAM ......
edwinzhu 嵌入式系统
集群通信技术在GPS车辆监控系统中的应用
摘要:介绍了GPS车辆监控系统的通信方式,基于集群系统的介绍,着重阐明了集群通信技术在车辆监控系统中的应用,包括系统组成、信道利用方式、呼叫方式、同步方式、数据传输格式等内容。关键词 ......
frozenviolet 汽车电子
请教TI参考设计-PMP4289的电路分析
本帖最后由 dontium 于 2015-1-23 13:12 编辑 81357 TI网站上的一个室内照明案例。芯片是TI PMP4289。因为电路图比较复杂,我分析不出来电路的各部分,如:滤波,过电压、过热、过电流保护装 ......
__苫d 模拟与混合信号
LED封装银胶的详细说明
LED产品制作过程中红光光等所用的银胶,其作用是:1.固定性2.导电性3.传导性。银胶性能对LED的影响也主要体现在1.散热性2.光反射性3.VF电性,如果性能不好可能会影响成品率,因为沾合性不强,焊接 ......
探路者 LED专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 701  481  686  1161  2047  54  16  44  43  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved