电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1245KV18_12

产品描述36-Mbit QDR® II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
文件大小615KB,共30页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1245KV18_12概述

36-Mbit QDR® II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)

文档预览

下载PDF文档
CY7C1243KV18, CY7C1245KV18
36-Mbit QDR
®
II+ SRAM Four-Word Burst
Architecture (2.0 Cycle Read Latency)
36-Mbit QDR
®
II+ SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
Features
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1243KV18 – 2 M × 18
CY7C1245KV18 – 1 M × 36
Separate independent read and write data ports
Supports concurrent transactions
450 MHz clock for high bandwidth
Four-word burst for reducing address bus frequency
Double data rate (DDR) interfaces on both read and write ports
(data transferred at 900 MHz) at 450 MHz
Available in 2.0 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR
®
II+ operates with 2.0 cycle read latency when DOFF is
asserted HIGH
Operates similar to QDR I device with 1 cycle read latency when
DOFF is asserted LOW
Available in × 18, and × 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 V ± 0.1 V; I/O V
DDQ
= 1.4 V to
Supports both 1.5 V and 1.8 V I/O supply
V
DD[1]
Functional Description
The CY7C1243KV18, and CY7C1245KV18 are 1.8 V
synchronous pipelined SRAMs, equipped with QDR II+
architecture. Similar to QDR II architecture, QDR II+ architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR II+
architecture has separate data inputs and data outputs to
completely eliminate the need to “turnaround” the data bus that
exists with common I/O devices. Each port is accessed through
a common address bus. Addresses for read and write addresses
are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR II+ read and write ports are completely
independent of one another. To maximize data throughput, both
read and write ports are equipped with DDR interfaces. Each
address location is associated with four 18-bit words
(CY7C1243KV18), or 36-bit words (CY7C1245KV18) that burst
sequentially into or out of the device. Because data is transferred
into and out of the device on every rising edge of both input
clocks (K and K), memory bandwidth is maximized while
simplifying system design by eliminating bus “turnarounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
HSTL inputs and variable drive HSTL output buffers
Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Phase-locked loop (PLL) for accurate data placement
Selection Guide
Description
Maximum operating frequency
Maximum operating current
× 18
× 36
450 MHz
450
720
1020
400 MHz
400
660
920
Unit
MHz
mA
Note
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V
DDQ
= 1.4 V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-57832 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised October 25, 2012

CY7C1245KV18_12相似产品对比

CY7C1245KV18_12 CY7C1241KV18_12
描述 36-Mbit QDR® II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency) 36-Mbit QDR® II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
刚到的C2000launchpad貌似下载不了程序。。郁闷
直接下的官网例程,cmd文件也是f28027的。编译通过,但每次下载时不管接不接板子都直接显示这个。。。95949而且pad的驱动也安装正常。所以想请教下到底是什么原因造成的?谢谢~...
pankewen 微控制器 MCU
求基于S3C44B0开发板的语音录放系统设计的工程包
求基于S3C44B0开发板的语音录放系统设计的工程包,调试工具用ADS1.2的,有的话,麻烦发给我下!必当感激不尽哈...
手扒鸡 ARM技术
MSP430疑难杂症专治贴
今天,看论坛的时候看到Stellaris板块上有一个疑难杂症征集帖,我们版也来借鉴下吧! 凡是在使用MSP430的过程中遇到的疑难杂症都可以再本帖中发表出来,没有找到解决方法的,大家一同回帖想办 ......
wstt 微控制器 MCU
【复旦微FM33LC046N评测】+ SPI驱动OLED
本帖最后由 chrisrh 于 2021-3-18 19:37 编辑 使用复旦微FM33LC046N的自带的硬件SPI1或GPIO口模拟SPI控制0.96'OLED SPI引脚定义 0.96’OLED引脚定义 硬件HW_SPI驱动OLED ......
chrisrh 国产芯片交流
51单片机汇编问题
下面这个子程序是啥意思啊? CLEAR_A: PUSH ACC CLR A POP ACC RET END 程序中每执行另一个函数前必先调用它,不这么来一下就不能 ......
zengkunhui 嵌入式系统
ST新款汽车数字AM/FM收音机芯片组可有效降低音频干扰
日前,ST宣布推出一个新的汽车数字AM/FM收音机芯片组。因为采用了先进的数字信号处理技术,新芯片组的音频接收质量十分优异,同时还降低了在恶劣信号条件(如在信号很弱的场地和多信道干扰很 ......
frozenviolet 汽车电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1319  2550  1197  311  2788  27  45  53  52  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved