电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NVMFD5852NLWF

产品描述Power MOSFET 40 V, 6.9 mohm, 44 A, Dual N.Channel Logic Level, Dual SO.8FL
文件大小83KB,共6页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 选型对比 全文预览

NVMFD5852NLWF概述

Power MOSFET 40 V, 6.9 mohm, 44 A, Dual N.Channel Logic Level, Dual SO.8FL

文档预览

下载PDF文档
NVMFD5852NL
Power MOSFET
40 V, 6.9 mW, 44 A, Dual N−Channel Logic
Level, Dual SO−8FL
Features
Small Footprint (5x6 mm) for Compact Designs
Low R
DS(on)
to Minimize Conduction Losses
Low Capacitance to Minimize Driver Losses
NVMFD5852NLWF − Wettable Flanks Option for Enhanced Optical
Inspection
AEC−Q101 Qualified and PPAP Capable
This is a Pb−Free Device
MAXIMUM RATINGS
(T
J
= 25°C unless otherwise noted)
Parameter
Drain−to−Source Voltage
Gate−to−Source Voltage
Continuous Drain Cur-
rent R
YJ−mb
(Notes 1,
2, 3, 4)
Power Dissipation
R
YJ−mb
(Notes 1, 2, 3)
Continuous Drain Cur-
rent R
qJA
(Notes 1, 3
& 4)
Power Dissipation
R
qJA
(Notes 1 & 3)
Pulsed Drain Current
T
mb
= 25°C
Steady
State
T
mb
= 100°C
T
mb
= 25°C
T
mb
= 100°C
T
A
= 25°C
Steady
State
T
A
= 100°C
T
A
= 25°C
T
A
= 100°C
T
A
= 25°C, t
p
= 10
ms
I
DM
T
J
, T
stg
I
S
E
AS
P
D
I
D
P
D
Symbol
V
DSS
V
GS
I
D
Value
40
"20
44
31
27
13
15
10.6
3.2
1.6
329
−55 to
175
40
80
A
°C
A
mJ
W
A
W
Unit
V
V
A
http://onsemi.com
V
(BR)DSS
40 V
12.0 mW @ 4.5 V
Dual N−Channel
D1
D2
R
DS(on)
MAX
6.9 mW @ 10 V
44 A
I
D
MAX
G1
S1
G2
S2
MARKING DIAGRAM
D1 D1
1
DFN8 5x6
(SO8FL)
CASE 506BT
S1
G1
S2
G2
5852xx
AYWZZ
D2 D2
D1
D1
D2
D2
Operating Junction and Storage Temperature
Source Current (Body Diode)
Single Pulse Drain−to−Source Avalanche
Energy (T
J
= 25°C, V
GS
= 10 V, I
L(pk)
= 40 A,
L = 0.1 mH, R
G
= 25
W)
Lead Temperature for Soldering Purposes
(1/8″ from case for 10 s)
T
L
260
°C
5852NL = Specific Device Code
for NVMFD5852NL
5852LW = Specific Device Code
for NVMFD5852NLWF
A
= Assembly Location
Y
= Year
W
= Work Week
ZZ
= Lot Traceability
Stresses exceeding those listed in the Maximum Ratings table may damage the
device. If any of these limits are exceeded, device functionality should not be
assumed, damage may occur and reliability may be affected.
ORDERING INFORMATION
Device
Package
DFN8
(Pb−Free)
DFN8
(Pb−Free)
Shipping
1500 / Tape &
Reel
1500 / Tape &
Reel
THERMAL RESISTANCE MAXIMUM RATINGS
(Note 1)
Parameter
Junction−to−Mounting Board (top) − Steady
State (Notes 2, 3)
Junction−to−Ambient − Steady State (Note 3)
Symbol
R
YJ−mb
R
qJA
Value
5.6
°C/W
47
Unit
NVMFD5852NLT1G
NVMFD5852NLWFT1G
1. The entire application environment impacts the thermal resistance values shown,
they are not constants and are only valid for the particular conditions noted.
2. Psi (Y) is used as required per JESD51−12 for packages in which
substantially less than 100% of the heat flows to single case surface.
3. Surface−mounted on FR4 board using a 650 mm
2
, 2 oz. Cu pad.
4. Maximum current for pulses as long as 1 second are higher but are dependent
on pulse duration and duty cycle.
†For information on tape and reel specifications,
including part orientation and tape sizes, please
refer to our Tape and Reel Packaging Specification
Brochure, BRD8011/D.
©
Semiconductor Components Industries, LLC, 2014
1
September, 2014 − Rev. 6
Publication Order Number:
NVMFD5852NL/D

NVMFD5852NLWF相似产品对比

NVMFD5852NLWF NVMFD5852NL
描述 Power MOSFET 40 V, 6.9 mohm, 44 A, Dual N.Channel Logic Level, Dual SO.8FL Power MOSFET 40 V, 6.9 mohm, 44 A, Dual N.Channel Logic Level, Dual SO.8FL
LM3647充电控制器
LM3647 是一个充电控制器,可以适用在锂电池,镍氢电池,镍镉电池上。这个芯片可以用脉冲电流充电,或者恒流充电。这个芯片还可以在充电之前配置成放电。在整个充电过程中,LM3647 能监控电压或 ......
rain 工业自动化与控制
zstack的时钟
使用cc2530,timer2是mac timer。某些资料上面说周期是320us。但是不明白函数osalTimeUpdate()里边的操作 tmp = (ticks320us * 8) + remUsTicks; 以及osalTimeUpdate()调用的函数 CONVERT ......
turtle 无线连接
做逻辑的难点在于系统结构设计和仿真验证
刚去公司的时候BOSS就和我讲,做逻辑的难点不在于RTL级代码的设计,而在于系统结构设计和仿真验证方面。目前国内对可综合的设计强调的比较多,而对系统结构设计和仿真验证方面似乎还没有什么资 ......
eeleader FPGA/CPLD
下面的汇编语言程序怎么分析
STACK SEGMENT STACK DB 1024 DUP(0) STACK ENDS DATA SEGMENT TABF DW 262,350,352,350,441,393,350,393,441 DW 350,352,441,525,589,588,589,525,441 D ......
snpty 嵌入式系统
各位大神们,请问为什么在DS-5里面不能通过地址查看FPGA一侧挂的外设??
本帖最后由 yesea 于 2017-3-24 11:55 编辑 各位大神,我现在用的开发板是helio的,里面只跑了一个简单的preloader,连uboot都没有跑起来,然后编写了一个hello的裸机程序,直接把裸机程序烧 ......
yesea FPGA/CPLD
//---------TCPMP如何指定从哪帧开始播放,播放到哪帧停止--------
TCPMP如何指定从哪帧开始播放,播放到哪帧停止. 在我的项目中,使用的视频文件是AVI格式的,打算用TCPMP实现,要准确的定位播放起始帧与结束帧,并播放从起始帧到结束帧之间的视频段。 跪 ......
nuaajiang 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1459  1287  2701  2617  981  57  27  12  44  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved