电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT57W2MH18JF-6

产品描述DDR SRAM, 2MX18, 0.5ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小347KB,共28页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
下载文档 详细参数 全文预览

MT57W2MH18JF-6概述

DDR SRAM, 2MX18, 0.5ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FBGA-165

MT57W2MH18JF-6规格参数

参数名称属性值
厂商名称Micron Technology
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间0.5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度37748736 bit
内存集成电路类型DDR SRAM
内存宽度18
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
ADVANCE
4 MEG x 8, 4 MEG x 9, 2 MEG x 18, 1 MEG x 36
1.8V V
DD
, HSTL, DDRIIb4 SRAM
36Mb DDRII CIO SRAM
4-WORD BURST
Features
DLL circuitry for accurate output data placement
Pipelined double data rate operation
Common data input/output bus
Fast clock to valid data times
Full data coherency, providing most current data
Four-tick burst counter for reduced-address latency
Two input clocks (K and K#) for precise DDR timing
at clock rising edges only
Two output clocks (C and C#) for precise flight time
and clock skew matching—clock and data delivered
together to receiving device
Optional-use echo clocks (CQ and CQ#) for flexible
receive data synchronization
Simple control logic for easy depth expansion
Internally self-timed, registered writes
Core V
DD
= 1.8V (±0.1V); I/O V
DD
Q = 1.5V to V
DD
(±0.1V) HSTL
Clock-stop capability with µs restart
15mm x 17mm, 1mm pitch, 11 x 15 grid FBGA
package
User-programmable impedance output
JTAG boundary scan
MT57W4MH8J
MT57W4MH9J
MT57W2MH18J
MT57W1MH36J
Figure 1: 165-Ball FBGA
Table 1:
Valid Part Numbers
DESCRIPTION
4 Meg x 8, DDRIIb4 FBGA
4 Meg x 9, DDRIIb4 FBGA
2 Meg x 18, DDRIIb4 FBGA
1 Meg x 36, DDRIIb4 FBGA
PART NUMBER
MT57W4MH8JF-xx
MT57W4MH9JF-xx
MT57W2MH18JF-xx
MT57W1MH36JF-xx
Options
• Clock Cycle Timing
3ns (333 MHz)
3.3ns (300 MHz)
4ns (250 MHz)
5ns (200 MHz)
6ns (167 MHz)
7.5ns (133 MHz)
• Configurations
4 Meg x 8
4 Meg x 9
2 Meg x 18
1 Meg x 36
• Package
165-ball, 15mm x 17mm FBGA
NOTE:
Marking
1
-3
-3.3
-4
-5
-6
-7.5
MT57W4MH8J
MT57W4MH9J
MT57W2MH18J
MT57W1MH36J
F
1. A Part Marking Guide for the FBGA devices can be found on
Micron’s Web site—http://www.micron.com/numberguide.
The Micron
®
DDRII synchronous, pipelined burst
SRAM employs high-speed, low-power CMOS designs
using an advanced 6T CMOS process.
The DDR SRAM integrates an SRAM core with
advanced synchronous peripheral circuitry and a two-
bit burst counter. All synchronous inputs pass through
registers controlled by an input clock pair (K and K#)
and are latched on the rising edge of K and K#. The
synchronous inputs include all addresses, all data
inputs, active low load (LD#), read/write (R/W#), and
active LOW byte writes or nibble writes (BWx# or
NWx#). Write data is registered on the rising edges of
both K and K#. Read data is driven on the rising edge of
C and C#, if provided, or on the rising edge of K and K#
if C and C# are not provided.
General Description
36Mb: 1.8V V
DD
, HSTL, DDRIIb4 SRAM
MT57W1MH36J_B.fm – Rev. B, Pub. 2/03
1
©2003 Micron Technology, Inc.
PRODUCTS
AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY
MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION DATA SHEET SPECIFICATIONS.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1460  285  481  2433  2628  48  49  29  50  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved