电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSXC740AMGB/T12LE

产品描述RISC Microprocessor, 32-Bit, 266MHz, CMOS, CBGA255, CERAMIC, BGA-255
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小365KB,共42页
制造商Thales Group
下载文档 详细参数 全文预览

TSXC740AMGB/T12LE概述

RISC Microprocessor, 32-Bit, 266MHz, CMOS, CBGA255, CERAMIC, BGA-255

TSXC740AMGB/T12LE规格参数

参数名称属性值
厂商名称Thales Group
零件包装代码BGA
包装说明,
针数255
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率83.3 MHz
外部数据总线宽度64
格式FLOATING POINT
集成缓存YES
JESD-30 代码S-CBGA-B255
低功率模式YES
端子数量255
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装形状SQUARE
封装形式GRID ARRAY
认证状态Not Qualified
筛选级别MIL-STD-883
速度266 MHz
最大供电电压2.7 V
最小供电电压2.5 V
标称供电电压2.6 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式BALL
端子位置BOTTOM
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC

文档预览

下载PDF文档
34
TSPC750A/740A
Power
PC750A/740A RISC MICROPROCESSOR
Family
Pid8t–750A/740A Specification
.
DESCRIPTION
The TSPC750A and TSPC740A microprocessor (after named
750A/740A) are low–power implementations of the PowerPC
Reduced Instruction Set Computer (RISC) architecture.
The 750A/740A microprocessors designs are superscalar,
capable of issuing three instructions per clock cycle into six
independent execution units
The 740A/750A microprocessors uses a 2,6/3,3–volts CMOS
process technology and maintains full interface compatibility
with TTL devices.
The 750A/740A provides four software controlable power–
saving modes and a thermal assist unit management.
G suffix
The 750A/740A microprocessors have separate 32–Kbyte,
physically–addressed instruction and data caches and differ
only in that the 750A features a dedicated L2 cache interface
with on–chip L2 tags.
Both are software and bus–compatible with the PowerPC603
and PowerPC604 families, and are fully JTAG compliant.
The TSPC740A microprocessor is pin compatible with the
TSPC603e family.
CBGA255 and CBGA360
Ceramic Ball Grid Array
MAIN FEATURES
H
12.4SPECint95,8.4SPECfp95 @266Mhz (TSPC750A)
w/1MB L2 @133Mhz
H
11.5SPECint95,6.9SPECfp95 @266Mhz (TSPC740A)
H
488 MIPS @ 266Mhz
H
Selectable bus clock (11 CPU bus dividers up to 8x)
H
P
D
typical 4,2W @ 200Mhz, full operating conditions.
H
Nap, doze and sleep modes for power savings
H
Superscalar (3 instructions per clock cycle)
H
4G–Byte direct addressing range.
H
64–bit data and 32–bit address bus interface.
H
32KB instruction and data cache.
H
Six independent execution units and two register files.
H
Write–back and write–through operations.
H
f
int
max = 266Mhz
H
f
bus
max = 83,3Mhz
H
Compatible CMOS input / TTL output
GS suffix
CI–CGA255 and CI–CGA360
Ceramic Ball Grid Array
with Solder Column Interposer (SCI)
SCREENING
This product is manufactured in full compliance wtih :
HCBGA
upscreenings based upon TCS standards
HFull
military temperature range (Tc=–55
o
C,+125
o
C)
industrial temperature range (Tc=–40
o
C,+110
o
C)
HCI–CGA
versions of TSPC740A and TSPC750A (planned)
HCI–CGA
packages : MIL–STD–883 class Q or according to
TCS standards (planned)
March 2000
1/42

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2843  1698  1337  632  1377  58  35  27  13  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved