电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72265LA15PFG8

产品描述FIFO, 16KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64
产品类别存储    存储   
文件大小483KB,共27页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72265LA15PFG8概述

FIFO, 16KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64

72265LA15PFG8规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
包装说明LQFP,
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
其他特性RETRANSMIT; AUTO POWER DOWN; EASY EXPANDABLE IN DEPTH AND WIDTH
周期时间15 ns
JESD-30 代码S-PQFP-G64
长度14 mm
内存密度294912 bit
内存宽度18
功能数量1
端子数量64
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.6 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
宽度14 mm

文档预览

下载PDF文档
CMOS SuperSync FIFO
8,192 x 18
16,384 x 18
FEATURES
IDT72255LA
IDT72265LA
Choose among the following memory organizations:
IDT72255LA
8,192 x 18
IDT72265LA
16,384 x 18
Pin-compatible with the IDT72275/72285 SuperSync FIFOs
10ns read/write cycle time (8ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
The IDT72255LA/72265LA are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls. These
FIFOs offer numerous improvements over previous SuperSync FIFOs,
including the following:
The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
DESCRIPTION
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
L D SEN
INPUT REGISTER
OFFSET REGISTER
F F
/IR
PAF
EF
/OR
P AE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
8,192 x 18
16,384 x 18
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
P RS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4670 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SuperSync FIFO is a trademark of Integrated Device Technology, Inc
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JULY 2014
DSC-4670/4
©
2014 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
窄带物联网(NB-IoT)发展历程标准特性
一、发展历程 物联网通信技术繁多,从传输距离上可划分成两类:第一类是短距离通信技术,例如ZigBee、Wi-Fi、Bluetooth等,典型的应用场合如智能家居;第二类是低功耗广域网(Low Power Wide Ar ......
fish001 无线连接
51单片机移植uC/OS-II编译出错
本人在编译uC/OS-II的时候,出现了一个比较难缠的编译错误,望高手指点! 先看OS_CPU.H文件,该头文件包含与cpu有关的定义 typedef unsigned char INT8U; //无符号8位数 OS_C ......
三生石 嵌入式系统
msp430单片机开发实录(20)
此内容由EEWORLD论坛网友tiankai001原创,如需转载或用于商业用途需征得作者同意并注明出处 msp430单片机开发实录(20) 现象: 关于msp430单片机的中断控制,能够控制 ......
tiankai001 微控制器 MCU
烧录问题
STM32F103VET6在烧录两秒后报错,错误信息如图所示,该怎么解决呢?请教一下各位大侠,谢谢回复 ...
nxx932 stm32/stm8
AD7903的地应该接到模拟地还是电源地?
各位好: 我打算采用FPGA读取AD7903转换后的数。AD7903有2个GND引脚,datasheet上这两个GND是连在一起的。但我的FPGA板上,模拟地和数字地是分开的。我有如下3个问题: 1)这两个GND在内 ......
ljxnuaa ADI 工业技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 760  2228  2498  1347  393  5  28  34  19  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved