电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

VSC8061FC

产品描述2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset
文件大小678KB,共20页
制造商Vitesse Semiconductor Corporation
官网地址http://www.vitesse.com/
下载文档 选型对比 全文预览

VSC8061FC概述

2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset

文档预览

下载PDF文档
VITESSE
SEMICONDUCTOR CORPORATION
Data Sheet
VSC8061/VSC8062
Features
• Serial Data Rate up to 2.5Gb/s
• 16-Bit Wide ECL 100K Compatible Parallel Data
Interface
• Differential High-Speed Data Outputs
2.5Gb/s 16-Bit
Multiplexer/Demultiplexer Chipset
• Power Dissipation: VSC8061:2.0W(max),
VSC8062: 1.7W(max)
• Standard ECL Power Supplies: V
EE
= -5.2V,
V
TT
= -2.0V
o
o
o
• Differential or Single-Ended High-Speed Data and • Commercial (0 C to +70 C) or Industrial (-40 C
to +85
o
C) Temperature Range
Clock Inputs
• On-Chip Phase Detector (VSC8061 Multiplexer) • Available in 52-Pin Ceramic Leaded Chip Carrier
or 52-Pin Plastic Quad Flat Pack Packages
Functional Description
The VSC8061 and VSC8062 are high-speed interface devices capable of data rates up to 2.5Gb/s. The
devices are fabricated in gallium arsenide using the Vitesse H-GaAs E/D MESFET process to achieve high-
speed and low power dissipation. For ease of system design using these products, both devices use industry-
standard -5.2V and -2V power supplies, and have ECL-compatible I/O for parallel data interfaces. Typical
applications include telecommunication transmission and instrumentation.
VSC8061 Multiplexer
The VSC8061 consists of a 16:1 multiplexer circuit, a phase detector, and a timing circuit which generates
a divide-by-16 clock from the high-speed clock input. The 16:1 multiplexer accepts 16 parallel single-ended
ECL compatible inputs (D0...D15) at data rates up to 156Mb/s and bitwise serializes them into a 2.5Gb/s serial
output (DO/DON). The internal timing of the VSC8061 is referenced to the negative going edge of the high-
speed clock true input (CLK). This clock is divided by 16 and is provided as an output (CLK16/CLK16N). The
setup and hold time of the parallel inputs (D[0:15]) are specified with respect to the falling edge of CLK16, so
that CLK16/CLK16N can be used to clock the data source of D[0:15]. The on-chip phase detector monitors the
phase relationship between the internally generated divide-by-16 clock and an externally supplied low-speed
reference clock input (DCLK/DCLKN). Phase difference between these two clock signals generates an up or
down output (U, D) for phase lock applications. The phase detector can be used as part of an external Phase
Locked Loop (PLL) to implement a clock multiplication function.
In applications where a 2.5GHz system clock is provided, and the phase detector function is not required, it
is recommended to connect one side of the DCLK/DCLKN input to V
TT
through a 50Ω resistor. The U and D
output can be left open and unused.
VSC8062 Demultiplexer
The VSC8062 consists of a 1:16 demultiplexer and timing circuitry which generates a divide-by-16 clock
from the high-speed clock input. The demultiplexer accepts a serial data stream input (DI/DIN) at up to 2.5Gb/s
and deserializes it into 16 parallel single-ended ECL compatible outputs (D[0:15]) at data rates up to 156 Mb/s.
The internal timing of the VSC8062 is referenced to the negative going edge of the high-speed clock true input
(CLK). This clock is divided by 16 and provided as an output (CLK16/ CLK16N). The timing parameters of the
parallel data outputs (D[0:15]) are specified with respect to the falling edge of CLK16, so that CLK16/CLK16N
can be used to clock the destination of D[0:15].
G52069-0, Rev 4.3
05/11/01
©
VITESSE
SEMICONDUCTOR CORPORATION
• 741 Calle Plano • Camarillo, CA 93012
Tel: (800) VITESSE • FAX: (805) 987-5896 • Email: prodinfo@vitesse.com
Internet: www.vitesse.com
Page 1

VSC8061FC相似产品对比

VSC8061FC VSC8062FI VSC8062QH VSC8062FC VSC8062 VSC8061QH VSC8061FI VSC8061
描述 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset
linux TCP服务器连接时发不出数据,断开瞬间发送全部数据
本帖最后由 lzwml 于 2016-1-14 22:20 编辑 服务器和两个客户端连接,采用epoll非阻塞方式,客户端分别发送心跳包(6s一次),服务器发送心跳回应,接收在一个线程,人为操作服务器,每隔1S ......
lzwml Linux开发
做好医疗电子设备的电子元器件的维修
从上世纪八十年代以来,医疗行业引进了许多先进的大型电子仪器及设备, 大到0)、核磁等,小到各种彩超、监护仪等。 随着它们的所有年限增加,陆续地从保修期进入了维修期,也有一些的设备已经 ......
冰人 医疗电子
STM32 库函数FLASH_Erase函数的使用
假如调用FLASH_Erase的函数的参数是一个不是2KB倍数的地址,那么它会擦除成功么?具体会怎么操作?e.g.对于STM32107芯片,调用FLASH_Erase(0x0800 0400)会发生什么事情?...
月痕 stm32/stm8
GPRS频繁掉线call ready(请大侠指教)
GPRS链接上服务器后,接收数据几秒或几分钟就call ready重启了,我观察了一下出现call ready的时间间隔,没规律,随机,说明服务器没问题,用万用表测电源也没感到有问题(偶看到以前几位仁兄的 ......
krg_07 嵌入式系统
取字模软件
取字模软件自己买开发板时送的取字摸软件 很好用 要的快下啊...
ysq123001 单片机
SignalTapII的使用问题
请教各位大侠关于SignalTapII应用的一个小问题。 看过一些教程,应用SignalTapII的时候直接将工程和sof文件一起编译下载到FPGA中。 那要怎样去设置输入信号的数值呢。 我要做的设计是一个编 ......
flyingwawa FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1996  1076  1536  515  1881  36  22  1  32  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved