电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

VSC8061FI

产品描述2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset
文件大小678KB,共20页
制造商Vitesse Semiconductor Corporation
官网地址http://www.vitesse.com/
下载文档 选型对比 全文预览

VSC8061FI概述

2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset

文档预览

下载PDF文档
VITESSE
SEMICONDUCTOR CORPORATION
Data Sheet
VSC8061/VSC8062
Features
• Serial Data Rate up to 2.5Gb/s
• 16-Bit Wide ECL 100K Compatible Parallel Data
Interface
• Differential High-Speed Data Outputs
2.5Gb/s 16-Bit
Multiplexer/Demultiplexer Chipset
• Power Dissipation: VSC8061:2.0W(max),
VSC8062: 1.7W(max)
• Standard ECL Power Supplies: V
EE
= -5.2V,
V
TT
= -2.0V
o
o
o
• Differential or Single-Ended High-Speed Data and • Commercial (0 C to +70 C) or Industrial (-40 C
to +85
o
C) Temperature Range
Clock Inputs
• On-Chip Phase Detector (VSC8061 Multiplexer) • Available in 52-Pin Ceramic Leaded Chip Carrier
or 52-Pin Plastic Quad Flat Pack Packages
Functional Description
The VSC8061 and VSC8062 are high-speed interface devices capable of data rates up to 2.5Gb/s. The
devices are fabricated in gallium arsenide using the Vitesse H-GaAs E/D MESFET process to achieve high-
speed and low power dissipation. For ease of system design using these products, both devices use industry-
standard -5.2V and -2V power supplies, and have ECL-compatible I/O for parallel data interfaces. Typical
applications include telecommunication transmission and instrumentation.
VSC8061 Multiplexer
The VSC8061 consists of a 16:1 multiplexer circuit, a phase detector, and a timing circuit which generates
a divide-by-16 clock from the high-speed clock input. The 16:1 multiplexer accepts 16 parallel single-ended
ECL compatible inputs (D0...D15) at data rates up to 156Mb/s and bitwise serializes them into a 2.5Gb/s serial
output (DO/DON). The internal timing of the VSC8061 is referenced to the negative going edge of the high-
speed clock true input (CLK). This clock is divided by 16 and is provided as an output (CLK16/CLK16N). The
setup and hold time of the parallel inputs (D[0:15]) are specified with respect to the falling edge of CLK16, so
that CLK16/CLK16N can be used to clock the data source of D[0:15]. The on-chip phase detector monitors the
phase relationship between the internally generated divide-by-16 clock and an externally supplied low-speed
reference clock input (DCLK/DCLKN). Phase difference between these two clock signals generates an up or
down output (U, D) for phase lock applications. The phase detector can be used as part of an external Phase
Locked Loop (PLL) to implement a clock multiplication function.
In applications where a 2.5GHz system clock is provided, and the phase detector function is not required, it
is recommended to connect one side of the DCLK/DCLKN input to V
TT
through a 50Ω resistor. The U and D
output can be left open and unused.
VSC8062 Demultiplexer
The VSC8062 consists of a 1:16 demultiplexer and timing circuitry which generates a divide-by-16 clock
from the high-speed clock input. The demultiplexer accepts a serial data stream input (DI/DIN) at up to 2.5Gb/s
and deserializes it into 16 parallel single-ended ECL compatible outputs (D[0:15]) at data rates up to 156 Mb/s.
The internal timing of the VSC8062 is referenced to the negative going edge of the high-speed clock true input
(CLK). This clock is divided by 16 and provided as an output (CLK16/ CLK16N). The timing parameters of the
parallel data outputs (D[0:15]) are specified with respect to the falling edge of CLK16, so that CLK16/CLK16N
can be used to clock the destination of D[0:15].
G52069-0, Rev 4.3
05/11/01
©
VITESSE
SEMICONDUCTOR CORPORATION
• 741 Calle Plano • Camarillo, CA 93012
Tel: (800) VITESSE • FAX: (805) 987-5896 • Email: prodinfo@vitesse.com
Internet: www.vitesse.com
Page 1

VSC8061FI相似产品对比

VSC8061FI VSC8062FI VSC8062QH VSC8062FC VSC8062 VSC8061QH VSC8061 VSC8061FC
描述 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset 2.5Gb/s 16-Bit Multiplexer/Demultiplexer Chipset
程序员都这么修电脑的。。。
程序员都这么修电脑的。。 137932。...
qwqwqw2088 聊聊、笑笑、闹闹
北京知名通信公司招聘DSP软件工程师
DSP软件工程师 年薪16-19W 岗位职责: 1、负责McWiLL宽带无线接入系统物理层算法的验证及实现,包括基站和终端; 2、负责SCDMA基站和终端产品物理层软件的开发及维护。 任职要求: 1、本 ......
e1065037772 求职招聘
求助5529用户程序中包含用于bsl升级的程序
各位大神 本人最近在用5529 通过 bsl升级程序,在msp430f5529的launch pad上 通过 bsl的方式已经实现了程序升级,现在的问题是在自己做的pcb上无法升级,下面的程序在5529launch pad的 ......
heitaoquan 微控制器 MCU
智造希望 连接未来|听TE讲智能制造和未来交通背后的技术创新
伴随5G以及人工智能技术日益成熟,推动信息科技向万物互联的时代转变,催生物理世界和数字世界深度融合。不管是科技企业还是传统企业,纷纷向智能应用转型升级。 泰科电子(TE Connectivity, ......
EEWORLD社区 综合技术交流
怎么消除AD657放大电路的幅频曲线凸起的地方,类似自激振荡。。
如题,怎么消除放大电路的幅频曲线凸起的地方,类似自激振荡。。 199372199371 eeworldpostqq...
bin 模拟与混合信号
应该怎么做。
大家好。我是小白。 我想知道 这些电子元件怎么串联起来的。。谁有相关的数据请发给我一套好吗~跪求大神们帮忙。。谢谢 zhangyudong110gmail.com ...
xiaonannan stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1261  835  428  2552  1763  11  52  20  51  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved