电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88118CT-150V

产品描述Cache SRAM, 512KX8, 7.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小509KB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS88118CT-150V概述

Cache SRAM, 512KX8, 7.5ns, CMOS, PQFP100, TQFP-100

GS88118CT-150V规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间7.5 ns
其他特性ALSO OPERATES AT 2.5V
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度4194304 bit
内存集成电路类型CACHE SRAM
内存宽度8
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX8
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm

文档预览

下载PDF文档
GS88118/32/36C(T/D)-xxxV
100-pin TQFP & 165-bump BGA
Commercial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88118/32/36C(T/D)-xxxV is a SCD (Single Cycle
Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline
deselect commands one stage less than read commands. SCD
RAMs begin turning off their outputs immediately after the
deselect command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88118/32/36C(T/D)-xxxV operates on a 1.8 V or 2.5 V
power supply. All input are 1.8 V and 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V and 2.5 V
compatible.
Functional Description
Applications
The GS88118/32/36C(T/D)-xxxV is a 9,437,184-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1, E2), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
175
200
5.5
5.5
135
155
-200
3.0
5.0
150
165
6.5
6.5
125
140
-150
3.8
6.7
125
145
7.5
7.5
113
125
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 6/2012
1/36
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
液晶监视器的常见故障
监视器作为矩阵控制系统的监视器终端时,为什么在矩阵控制器切换图像是会出现一段时间的不同步现象? 在监控系统中,每路前端设备(如摄像机)等输出的图像信号中的场同步信号如果存在相 ......
xyh_521 工业自动化与控制
前台显示 字符串 为 乱码
EVC 下 这样使用Format 有问题吗 ? void CTestDlg::OnResult() { UpdateData(true); m_RESULT.Format(_T("%s"),"123"); UpdateData(false); } ...
5932liu 嵌入式系统
猜猜看这个是干啥的?
87077得仔细看罗,很细微,马虎一看就是我们用的2.54mm间距的接插件...
wstt 微控制器 MCU
只为uC而生,uS成长历程 19(略带意外的M25P80)
很抱歉,这一周,我直到今天才发这个帖子。 而上一周的内容也很稀少。 实在是因为弄M25P80这个芯片的时候遇到点麻烦。 如今想起来,我想结论应该是 我猜对了第一脚,可是第一个使用的芯 ......
辛昕 编程基础
C8051F350单片机
最近在用C8051F350做一个电压表,可是调试ADC的时候出了问题,不清楚为什么ADC0L、ADC0M、ADC0H的内容一直为0.希望学过这款单片机的童鞋能够提供一下帮助。下面是我写的程序 初始化程序 void ......
idol之歌 单片机
分享实现安卓手机一边充电一边听歌(边充边听放)的解决方案
自2013年USB-IF机构发布USB Type-C标准,2014年乐视发布第一款Type-C接口的手机,Tpye-C接口的普及化变为一种不可逆转的趋势。可是,手机沒有耳机接口了,如何实现一边听歌一边充电(边充边听) ......
LEGENDARYEEW 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2027  488  988  1894  1910  41  10  20  39  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved