电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8641ZV36F-300IT

产品描述ZBT SRAM, 2MX36, 5.5ns, CMOS, PBGA165, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小770KB,共31页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8641ZV36F-300IT概述

ZBT SRAM, 2MX36, 5.5ns, CMOS, PBGA165, 1 MM PITCH, FBGA-165

GS8641ZV36F-300IT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
内存密度75497472 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
Product Preview
GS8641ZV18/32/36F-300/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with4Mb, 9Mb, 18Mb, and 36Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 165-bump FP-BGA package
• Pb-Free 165-bump BGA package available
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–167 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8641ZV18/32/36F may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8641ZV18/32/36F is implemented with GSI's high
performance CMOS technology and is available in JEDEC-
standard 165-bump FP-BGA package.
Functional Description
The GS8641ZV18/32/36F is a 72Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-300
2.3
3.3
400
480
5.5
5.5
285
330
-250
2.5
4.0
340
410
6.5
6.5
245
280
-200
3.0
5.0
290
350
7.5
7.5
220
250
-167
3.5
6.0
260
305
8.0
8.0
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.01 3/2005
1/31
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
使用小尺寸、引脚式SOT-23薄型多路复用器克服最后时刻的需求变化
我们都曾有过这样的经历——姗姗来迟的需求变化让你的设计陷入混乱。没有足够的时间更改设计,多路复用器的选择也少之又少。在最后关头可能面临无数的变化,但我在与设计人员合作时经 ......
alan000345 模拟与混合信号
提问+使用MSP430注意的问题
1.#i nclude指要在编辑器设定目录下,#i nclude""指的是在当前工程目录下。 2.要调用另一个文件中的函数,要把这个函数文件放到当前工程目录下,并且在工程中添加此文件。 3.命名中不能 ......
Sur 微控制器 MCU
任意波形发生器
本帖最后由 paulhyde 于 2014-9-15 03:41 编辑 任意波形发生器 任意波形发生器 ...
xfh168168 电子竞赛
【F7-2015】04.I2C的使用
本帖最后由 为半导而生 于 2015-12-10 22:24 编辑 一、实验目的 学习使用STM32F7的I2C,进行MPU6050数据的采集。 二、开发工具 STM32CUBEMX KEIL V5 三、开发步骤1.STM32F7的时钟初始 ......
为半导而生 stm32/stm8
这中断是咋回事??
最近在调CC1101,中断本来就已经调好了的,,,无奈又出毛病了,,,找不出哪有毛病,就重新建了一个工程,单独做个中断,,就是LAUNCHPAD上面那两个按钮,按一下进入中断把灯点亮. 结果竟然不行......也找 ......
zgbkdlm 微控制器 MCU
如何看库文件的函数符号表,什么工具?
应该很简单....
liplip 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2877  1970  149  2456  1950  12  13  53  28  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved