电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MK2705SI

产品描述Clock Generator, 24.576MHz, PDSO8, 0.150 INCH, SOIC-8
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小78KB,共6页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

MK2705SI概述

Clock Generator, 24.576MHz, PDSO8, 0.150 INCH, SOIC-8

MK2705SI规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明0.150 INCH, SOIC-8
针数8
Reach Compliance Codecompliant
ECCN代码EAR99
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度4.9 mm
端子数量8
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率24.576 MHz
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)240
主时钟/晶体标称频率27 MHz
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

MK2705SI文档预览

P R E L I M I N A RY I N F O R M AT I O N
MK2705
Audio Clock Source
Description
The MK2705 provides synchronous clock generation
for audio sampling clock rates derived from an MPEG
stream, or can be used as a standalone clock source
with a 27 MHz crystal. The device uses the latest PLL
technology to provide good phase noise and long term
jitter characteristics in a small 8 pin package.
Please contact ICS if you have a requirement for an
input and output frequency not included here - we can
rapidly modify this product to meet special
requirements.
Features
Packaged in 8 pin (150 mil wide) SOIC
Clock or crystal input
Low phase noise
Low jitter
Exact (0 ppm) multiplication ratios
Independant output voltage
Support for 256 times sampling rate
Block Diagram
VDD
VDDO
S0
S1
X1
27 MHz
crystal or
clock input
Crystal
Oscillator
PLL Clock
Synthesis
and Control
Circuitry
CLK
X2
GND
MDS 2705 A
1
Revision 090502
Integrated Circuit Systems, Inc.
q
525 Race Street, San Jose, CA 95126
q
tel (408) 295-9800
q
www.icst.com
Preliminary Information
MK2705
Audio Clock Source
Pin Assignment
X1/REFIN
VDD
S0
GND
1
2
3
4
8
7
6
5
X2
VDDO
S1
CLK
Output Clock Selection Table
S1
0
0
1
1
S0
0
1
0
1
Input
Frequency
(MHz)
27
27
27
27
Output
Frequency
(MHz)
8.192
11.2896
12.288
24.576
8 pin SOIC
Pin Descriptions
Pin
Number
1
2
3
4
5
6
7
8
Pin
Name
X1/REFIN
VDD
S0
GND
CLK
S1
VDDO
X2
Pin
Type
Input
Power
Input
Power
Output
Input
Power
Input
Pin Description
Connect this pin to a crystal or clock input
Power supply for crystal oscillator and PLL.
Output frequency selection. Determines output frequency per table above. On chip pull up.
Connect to ground.
Clock output.
Output frequency selection. Determines output frequency per table above. On chip pull up.
Power supply for output stage.
Connect this pin to a crystal. Leave open if using a clock input.
MDS 2705 A
2
Revision 090502
Integrated Circuit Systems, Inc.
q
525 Race Street, San Jose, CA 95126
q
tel (408) 295-9800
q
www.icst.com
Preliminary Information
MK2705
Audio Clock Source
Application Information
Series Termination Resistor
Clock output traces should use series termination. To
series terminate a 50Ω trace (a commonly used trace
impedance), place a 33Ω resistor in series with the
clock line, as close to the clock output pin as possible.
The nominal impedance of the clock output is 20Ω.
possible noise pickup, use very short PCB traces (and
no vias) been the crystal and device.
The value of the load capacitors can be roughly
determined by the formula C = 2(C
L
- 6) where C is the
load capacitor connected to X1 and X2, and C
L
is the
specified value of the load capacitance for the crystal.
A typical crystal C
L
is 18pF, so C = 2(18 - 6) = 24pF.
Because these capacitors adjust the stray capacitance
of the PCB, check the output frequency using your final
layout to see if the value of C should be changed.
Decoupling Capacitors
As with any high performance mixed-signal IC, the
MK2705 must be isolated from system power supply
noise to perform optimally.
Decoupling capacitors of 0.01µF must be connected
between each VDD and the PCB ground plane. To
further guard against interfering system supply noise,
the MK2705 should use one common connection to the
PCB power plane as shown in the diagram on the next
page. The ferrite bead and bulk capacitor help reduce
lower frequency noise in the supply that can lead to
output clock phase modulation.
PCB Layout Recommendations
For optimum device performance and lowest output
phase noise, the following guidelines should be
observed.
1) Each 0.01µF decoupling capacitor should be
mounted on the component side of the board as close
to the VDD pin as possible. No vias should be used
between decoupling capacitor and VDD pin. The PCB
trace to VDD pin should be kept as short as possible,
as should the PCB trace to the ground via. Distance of
the ferrite bead and bulk decoupling from the device is
less critical.
2) The external crystal should be mounted next to the
device with short traces. The X1 and X2 traces should
not be routed next to each other with minimum spaces,
instead they should be separated and away from other
traces.
3) To minimize EMI and obtain the best signal integrity,
the 33Ω series termination resistor should be placed
close to the clock output.
4) An optimum layout is one with all components on the
same side of the board, minimizing vias through other
signal layers (the ferrite bead and bulk decoupling
capacitor can be mounted on the back). Other signal
traces should be routed away from the MK2705. This
includes signal traces just underneath the device, or on
layers adjacent to the ground plane layer used by the
device.
Recommended Power Supply Connection for
Optimal Device Performance
VDD Pin
Connection to 3.3V
Power Plane
Ferrite
Bead
VDD Pin
Bulk Decoupling Capacitor
(such as 1
µF
Tantalum)
0.01
µF
Decoupling Capacitors
Both VDD pins must be connected to the same voltage.
Crystal Load Capacitors
If a crystal is used, the device crystal connections
should include pads for capacitors from X1 to ground
and from X2 to ground. These capacitors are used to
adjust the stray capacitance of the board to match the
nominally required crystal load capacitance. To reduce
MDS 2705 A
3
Revision 090502
Integrated Circuit Systems, Inc.
q
525 Race Street, San Jose, CA 95126
q
tel (408) 295-9800
q
www.icst.com
Preliminary Information
MK2705
Audio Clock Source
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the MK2705. These ratings,
which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of
the device at these or any other conditions above those indicated in the operational sections of the
specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can
affect product reliability. Electrical parameters are guaranteed only over the recommended operating
temperature range.
Item
Supply Voltage, VDD
All Inputs and Outputs
Ambient Operating Temperature
Storage Temperature
Junction Temperature
Soldering Temperature
4.5V
Rating
-0.5V to VDD+0.5V
0 to +70°C
-65 to +150°C
175°C
260°C
Recommended Operation Conditions
Parameter
Ambient Operating Temperature
Power Supply Voltage (measured in respect to GND)
Min.
0
+3.0
Typ.
Max.
+70
+3.6
Units
°C
V
DC Electrical Characteristics
Unless stated otherwise, VDD = 3.3V ±5%, Ambient Temperature 0 to +70°C
Parameter
Operating Voltage
Input High Voltage
Input Low Voltage
Output High Voltage
Output High Voltage
Output Low Voltage
Supply Current
Standby Supply Current
Short Circuit Current
Nominal Output Impedance
Input Capacitance
Actual mean frequency error
versus target
Internal pull-up resistor value
Symbol
VDD
V
IH
V
IL
V
OH
V
OH
V
OL
IDD
IDDPD
I
OS
Z
OUT
Conditions
Min.
3.0
2
Typ.
Max.
3.6
0.8
Units
V
V
V
V
V
I
OH
= -4 mA
I
OH
= -25 mA
I
OL
= 25mA
No Load
VDD-0.4
2.4
0.4
TBD
V
mA
µA
mA
pF
ppm
Each output
input pins
Note 2
±100
20
7
0
TBD
MDS 2705 A
4
Revision 090502
Integrated Circuit Systems, Inc.
q
525 Race Street, San Jose, CA 95126
q
tel (408) 295-9800
q
www.icst.com
Preliminary Information
MK2705
Audio Clock Source
AC Electrical Characteristics
Unless stated otherwise, VDD = 3.3V ±5%, Ambient Temperature -40 to +85° C
Parameter
Crystal Frequency
Output Duty Cycle
Output Clock Rise Time
Output Clock Fall Time
Jitter, short term
Jitter, long term
Single sideband phase noise
Symbol
t
OD
t
OR
t
OF
Conditions
Measured at VDD/2
20% to 80%
80% to 20%
Min.
45
Typ.
27
49 to 51
Max.
55
1.5
1.5
Units
MHz
%
ns
ns
ps p-p
ps p-p
dBc
250
10 us delay
10 kHz offset
500
-110
MDS 2705 A
5
Revision 090502
Integrated Circuit Systems, Inc.
q
525 Race Street, San Jose, CA 95126
q
tel (408) 295-9800
q
www.icst.com

MK2705SI相似产品对比

MK2705SI MK2705SITRLF MK2705SILF MK2705SITR
描述 Clock Generator, 24.576MHz, PDSO8, 0.150 INCH, SOIC-8 Clock Generator, 24.576MHz, PDSO8, 0.150 INCH, SOIC-8 Clock Generator, 24.576MHz, PDSO8, 0.150 INCH, SOIC-8 Clock Generator, 24.576MHz, PDSO8, 0.150 INCH, SOIC-8
是否无铅 含铅 不含铅 不含铅 含铅
是否Rohs认证 不符合 符合 符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 SOIC SOIC SOIC SOIC
包装说明 0.150 INCH, SOIC-8 0.150 INCH, SOIC-8 0.150 INCH, SOIC-8 0.150 INCH, SOIC-8
针数 8 8 8 8
Reach Compliance Code compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
JESD-30 代码 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8
JESD-609代码 e0 e3 e3 e0
长度 4.9 mm 4.9 mm 4.9 mm 4.9 mm
端子数量 8 8 8 8
最高工作温度 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C
最大输出时钟频率 24.576 MHz 24.576 MHz 24.576 MHz 24.576 MHz
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP SOP SOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
峰值回流温度(摄氏度) 240 260 260 240
主时钟/晶体标称频率 27 MHz 27 MHz 27 MHz 27 MHz
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.75 mm 1.75 mm 1.75 mm 1.75 mm
最大供电电压 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 3 V 3 V 3 V 3 V
标称供电电压 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 TIN LEAD MATTE TIN MATTE TIN TIN LEAD
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 30 30 30 30
宽度 3.9 mm 3.9 mm 3.9 mm 3.9 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
使用loopback后会影响正常的上网吗?感觉很多一般的网站都打不开了
RT 使用loopback后会影响正常的上网吗?感觉很多一般的网站都打不开了...
swustboy 嵌入式系统
2008年各类电子设计大赛信息大综合
本帖最后由 paulhyde 于 2014-9-15 09:43 编辑 你参加过电子设计竞赛吗?你知道每年都有哪些电子设计竞赛能让你大显身手吗?在此,总结出2008年度一些半导体厂商举办的电子竞赛,你可以更全面 ......
maker 电子竞赛
物联网—UM2455
物联网—UM2455什么是物联网?这个概念一直不是很清晰。我的理解是:物体原本是死的,它们之间不能相互沟通,无法主动传递信息给其它物或人。物联网就是把死的物体智能化,使之主动与人类沟通信 ......
lustech007 无线连接
求回答
LPC2478总是死机,怎么回事啊?...
熊思兰 ARM技术
提供几个计算机教程让大家下载!
提供几个计算机教程让大家下载!!网络常用明令视频教程http://www.jnhhsz.com/studydown/ShowSoft.asp?SoftID=221网络数据库MYSQL视频教程http://www.jnhhsz.com/studydown/ShowSoft.asp?So ......
mdsfnsa 无线连接
国内常用类器件厂家,我晓得的不多
本帖最后由 xy598646744 于 2020-6-24 18:56 编辑 运放我就晓得的就是圣邦微和3peak 光耦器件,我就只晓得重庆卓睿,奥德伦 mcu也就用过GD,当然初学时也用过宏晶 大功率器件我推 ......
xy598646744 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 626  97  2758  1245  2897  29  53  55  5  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved