电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTVN16859NL8

产品描述D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, PLASTIC, VFQFN-56
产品类别逻辑    逻辑   
文件大小62KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDT74SSTVN16859NL8概述

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, PLASTIC, VFQFN-56

IDT74SSTVN16859NL8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFN
包装说明VQCCN, LCC56,.31SQ,20
针数56
Reach Compliance Codenot_compliant
其他特性220 MHZ FOR PC3200 OPERATION
系列SSTV
JESD-30 代码S-PQCC-N56
JESD-609代码e0
长度8 mm
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级3
位数13
功能数量1
端子数量56
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码VQCCN
封装等效代码LCC56,.31SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, VERY THIN PROFILE
峰值回流温度(摄氏度)240
电源2.5 V
传播延迟(tpd)2.5 ns
认证状态Not Qualified
座面最大高度1 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
触发器类型POSITIVE EDGE
宽度8 mm
最小 fmax200 MHz

IDT74SSTVN16859NL8文档预览

IDT74SSTVN16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
BUFFER WITH SSTL I/O
IDT74SSTVN16859
FEATURES:
1:2 registered output buffer
2.3V to 2.7V operation for PC1600, PC2100, and PC2700
2.5V to 2.7V operation for PC3200
Single bit propagation delay, TSSOP : 2.2ns, VFQFPN : 1.8ns
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
APPLICATIONS:
The SSTVN16859 is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
• Ideally suited for stacked DIMM DDR registered applications
• Along with CSPT857C/D, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
51
RESET
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2004 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
JANUARY 2004
DSC-6836/13
IDT74SSTVN16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATIONS
Q
13A
V
DDQ
V
DDQ
GND
Q
13A
V
DDQ
Q
10A
Q
11A
Q
12A
56 Q
8A
V
DD
Q
9A
D
13
D
12
43 D
11
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
V
DDQ
GND
D
13
D
12
V
DD
V
DDQ
GND
D
11
D
10
D
9
GND
D
8
D
7
RESET
GND
CLK
CLK
V
DDQ
V
DD
V
REF
D
6
GND
D
5
D
4
D
3
GND
V
DDQ
V
DD
D
2
D
1
GND
V
DDQ
Q
12A
Q
11A
Q
10A
Q
9A
Q
7A
Q
6A
Q
5A
Q
4A
Q
3A
Q
2A
Q
1A
Q
13B
V
DDQ
Q
12B
Q
11B
Q
10B
Q
9B
1
42 D
10
D
9
D
8
D
7
RESET
GND
GND
V
DDQ
GND
Q
8A
Q
7A
Q
6A
Q
5A
Q
4A
Q
3A
Q
2A
GND
Q
1A
Q
13B
V
DDQ
Q
12B
CLK
CLK
V
DDQ
V
DD
V
REF
D
6
D
5
29 D
4
Q
8B
14
Q
7B
15
D
3
28
Q
11B
Q
10B
Q
9B
Q
8B
V
DDQ
V
DDQ
VFQFPN
TOP VIEW
V
DDQ
Q
6B
Q
5B
Q
4B
Q
3B
Q
2B
Q
1B
V
DD
D
1
D
2
Q
7B
Q
6B
GND
V
DDQ
Q
5B
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
DD
or V
DDQ
V
I
(2)
(3)
Q
4B
Description
Supply Voltage Range
Input Voltage Range
Output Voltage Range
Input Clamp Current, V
I
< 0
Output Clamp Current,
V
O
< 0 or V
O
> V
DDQ
Continuous Output Current,
V
O
= 0 to V
DDQ
Continuous Current through each
V
DD
, V
DDQ
or GND
Storage Temperature Range
Max.
–0.5 to 3.6
–0.5 to V
DD
+0.5
–0.5 to V
DDQ
+0.5
–50
±50
±50
±100
–65 to +150
Unit
V
V
V
mA
mA
mA
mA
RESET
°C
H
H
H
L
Q
3B
Q
2B
Q
1B
V
O
I
IK
I
OK
I
O
V
DD
T
STG
TSSOP
TOP VIEW
FUNCTION TABLE
(1)
Input
CLK
L or H
X
CLK
L or H
X
D
L
H
X
X
Q Outputs
L
H
Qo
(2)
L
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. The input and output negative voltage ratings may be exceeded if the ratings of the
I/P and O/P clamp current are observed.
3. The output current will flow if the following conditions are observed:
a) Output in HIGH state
b) V
O
= V
DDQ
NOTES:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don’t Care
= LOW to HIGH
= HIGH to LOW
2. Qo = Output level before the indicated steady-state conditions were established.
2
IDT74SSTVN16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
PIN DESCRIPTION
Pin Names
Q
1
- Q
13
GND
V
DDQ
V
DD
RESET
V
REF
CLK
CLK
D
1
- D
13
Center PAD
Description
Data Output
Ground
Output-stage drain power voltage
Logic power voltage
Asynchronous reset input - resets registers and disables data and clock differential input recievers
Input reference voltage
Positive master clock input
Negative master clock input
Data Input - clocked in on the crossing of the rising edge of CLK and the falling edge of
CLK
Ground (MLF package only)
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR PC1600 -
PC2700
Following Conditions Apply Unless Otherwise Specified:
Operating Condition: T
A
= 0°C to +70°C, V
DD
= 2.5V ±0.2V, V
DDQ
= 2.5V ±0.2V
Symbol
V
IK
V
OH
V
OL
I
I
I
DD
All Inputs
Static Standby
Static Operating
Dynamic Operating (Clock Only)
I
DDD
Dynamic Operating
(Per Each Data Input)
Data Inputs
C
I
CLK and
CLK
RESET
(1)
Parameter
Control Inputs
Test Conditions
V
DD
= 2.3V, I
I
=
−18mA
V
DD
= 2.3V to 2.7V, I
OH
= -100µA
V
DD
= 2.3V, I
OH
= -8mA
V
DD
= 2.3V to 2.7V, I
OL
= 100µA
V
DD
= 2.3V, I
OL
= 8mA
V
DD
= 2.7V,VI = V
DD
or GND
I
O
= 0, V
DD
= 2.7V,
RESET
= GND
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle.
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle. One Data Input
Switching at Half Clock Frequency, 50% Duty Cycle.
V
DD
= 2.5V, V
I
= V
REF
±
310mV
V
ICR
= 1.25V, V
I (PP)
= 360mV
V
I
= V
DD
or GND
Min.
V
DD
– 0.2
1.95
Typ.
6
43
Max.
–1.2
0.2
0.35
±5
0.01
20
Unit
V
V
V
µA
mA
µA/Clock
MHz
µA/Clock
MHz/Data
Input
2
2
2
3
3
3
pF
NOTE:
1. Power dissipation levels will allow operation at DDR333 speeds without excessive die temperature.
3
IDT74SSTVN16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR PC3200
Following Conditions Apply Unless Otherwise Specified:
Operating Condition: T
A
= 0°C to +70°C, V
DD
= 2.6V ±0.1V, V
DDQ
= 2.6V ±0.1V
Symbol
V
IK
V
OH
V
OL
I
I
I
DD
All Inputs
Static Standby
Static Operating
Dynamic Operating (Clock Only)
I
DDD
Dynamic Operating
(Per Each Data Input)
(1)
Data Inputs
C
I
CLK and
CLK
RESET
Parameter
Control Inputs
Test Conditions
V
DD
= 2.5V, I
I
=
−18mA
V
DD
= 2.5V to 2.7V, I
OH
= -100µA
V
DD
= 2.5V, I
OH
= -8mA
V
DD
= 2.5V to 2.7V, I
OL
= 100µA
V
DD
= 2.5V, I
OL
= 8mA
V
DD
= 2.7V,VI = V
DD
or GND
I
O
= 0, V
DD
= 2.7V,
RESET
= GND
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle.
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle. One Data Input
Switching at Half Clock Frequency, 50% Duty Cycle.
V
DD
= 2.6V, V
I
= V
REF
±
310mV
V
ICR
= 1.3V, V
I (PP)
= 360mV
V
I
= V
DD
or GND
2
2
2
3
3
3
pF
43
Min.
V
DD
– 0.2
1.95
Typ.
6
Max.
–1.2
0.2
0.35
±5
0.01
20
µA/Clock
MHz
µA/Clock
MHz/Data
Input
µA
mA
V
Unit
V
V
NOTE:
1. Power dissipation levels will allow operation at DDR400 speeds without excessive die temperature.
OPERATING CHARACTERISTICS, T
A
= 25ºC
(1)
Symbol
V
DD
V
DDQ
V
REF
V
TT
V
I
V
IH
V
IL
V
IH
V
IL
V
IH
V
IL
V
ICR
V
I (PP)
I
OH
I
OL
T
A
NOTE:
1.
The
RESET
input of the device must be held at V
DD
or GND to ensure proper device operation.
Parameter
Supply Voltage
Output Supply Voltage
Reference Voltage (V
REF
= V
DDQ
/2)
Termination Voltage
Input Voltage
AC High-Level Input Voltage
AC Low-Level Input Voltage
DC High-Level Input Voltage
DC Low-Level Input Voltage
High-Level Input Voltage
Low-Level Input Voltage
Common-Mode Input Range
Peak-to-Peak Input Voltage
High-Level Output Current
Low-Level Output Current
Operating Free-Air Temperature
Data Inputs
Data Inputs
Data Inputs
Data Inputs
RESET
RESET
CLK,
CLK
CLK,
CLK
PC1600 - PC12700
PC3200
PC1600 - PC2700
PC3200
Min.
V
DDQ
2.3
2.5
1.15
1.25
V
REF
– 40mV
0
V
REF
+ 310mV
V
REF
+ 150mV
1.7
0.97
360
0
Typ.
(1)
2.5
2.6
1.25
1.3
V
REF
Max.
2.7
2.7
2.7
1.35
1.35
V
REF
+ 40mV
V
DD
V
REF
– 310mV
V
REF
– 150mV
0.7
1.53
– 16
16
+70
Unit
V
V
V
V
V
V
V
V
V
V
V
V
mV
mA
°C
4
IDT74SSTVN16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
TIMING REQUIREMENTS OVER RECOMMENDED OPERATING FREE-AIR
TEMPERATURE RANGE
PC1600 - PC2700
Symbol
CLOCK
PC3200
Min.
2.5
0.65
0.75
0.65
0.8
Max.
220
22
22
Unit
MHz
ns
ns
ns
ns
ns
ns
ns
Parameter
Clock Frequency
Pulse Duration, CLK,
CLK
HIGH or LOW
Differential Inputs Active Time
(1)
Differential Inputs Inactive Time
(2)
Setup Time, Fast Slew Rate
(3, 5)
Setup Time, Slow Slew Rate
(4, 5)
Min.
2.5
Data Before CLK↑, CLK↓
Data Before CLK↑, CLK
0.65
0.75
0.75
0.9
Max.
200
22
22
tw
t
ACT
t
INACT
t
SU
t
H
Hold Time, Fast Slew Rate
(3,5)
Hold Time, Slow Slew Rate
(2,5)
NOTES:
1. Data inputs must be low a minimum time of t
ACT
max., after
RESET
is taken HIGH.
2. Data and clock inputs must be held at valid levels (not floating) a minimum time of t
INACT
max., after
RESET
is taken LOW.
3. For data signal input slew rate is
≥1V/ns.
4. For data signal input slew rate is
≥0.5V/ns
and <1V/ns.
5. CLK,
CLK
signal input slew rates are
≥1V/ns.
SWITCHING CHARACTERISTICS OVER RECOMMENDED FREE-AIR OPERATING
RANGE (UNLESS OTHERWISE NOTED)
PC1600 - PC2700
Symbol
f
MAX
t
PDM
t
PDMSS
t
PHL
Parameter
CLK and
CLK
to Q
CLK and
CLK
to Q (simultaneous switching)
RESET
to Q
Package
TSSOP, VFQFPN
TSSOP
VFQFPN
TSSOP
VFQFPN
TSSOP, VFQFPN
Min.
200
1.1
1.1
Max.
2.4
2.2
2.7
2.5
5
PC3200
Min.
220
1.1
1.1
Max.
2.2
1.8
2.5
((TBD))
5
ns
ns
Unit
MHz
ns
5

IDT74SSTVN16859NL8相似产品对比

IDT74SSTVN16859NL8 IDT74SSTVN16859PA8
描述 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, PLASTIC, VFQFN-56 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, TSSOP-64
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFN TSSOP
包装说明 VQCCN, LCC56,.31SQ,20 TSSOP, TSSOP64,.32,20
针数 56 64
Reach Compliance Code not_compliant not_compliant
其他特性 220 MHZ FOR PC3200 OPERATION 220 MHZ FOR PC3200 OPERATION
系列 SSTV SSTV
JESD-30 代码 S-PQCC-N56 R-PDSO-G64
JESD-609代码 e0 e0
长度 8 mm 17 mm
逻辑集成电路类型 D FLIP-FLOP D FLIP-FLOP
湿度敏感等级 3 1
位数 13 13
功能数量 1 1
端子数量 56 64
最高工作温度 70 °C 70 °C
输出极性 TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 VQCCN TSSOP
封装等效代码 LCC56,.31SQ,20 TSSOP64,.32,20
封装形状 SQUARE RECTANGULAR
封装形式 CHIP CARRIER, VERY THIN PROFILE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 240 240
电源 2.5 V 2.5 V
传播延迟(tpd) 2.5 ns 2.7 ns
认证状态 Not Qualified Not Qualified
座面最大高度 1 mm 1.1 mm
最大供电电压 (Vsup) 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V
表面贴装 YES YES
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 NO LEAD GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 QUAD DUAL
处于峰值回流温度下的最长时间 20 30
触发器类型 POSITIVE EDGE POSITIVE EDGE
宽度 8 mm 6.1 mm
最小 fmax 200 MHz 200 MHz
关于AVR-M8使用串口中断的一些疑问。
:) 最近在做M8的串口通讯实验,准备2个MCU之间串口通讯,使用发送和接受中断的思想来做,请问在一个多任务系统下,如何确保通讯以及别的程序不被出错。。。。谢谢!...
不哭 Microchip MCU
猜一猜,两会点名后,“人工智能”将如何发展?
3月2日-3月16日,两会召开。在会议上,“人工智能”得到首次点名,并被写入了政府工作报告! 人工智能话题在提出后引来各界关注,媒体预测,接下来将会是“人工智能”爆发的一年,将可能引爆 ......
okhxyyo 综合技术交流
【 ST NUCLEO-G071RB测评】——by lising
@lising 【 ST NUCLEO-G071RB测评】初识NUCLEO-G071RB 【 ST NUCLEO-G071RB测评】GPIO【 ST NUCLEO-G071RB测评】USART 【 ST NUCLEO-G071RB测评】TIM-Basic timers 【 ST NUCLEO-G071RB测 ......
okhxyyo stm32/stm8
U盘的问题!
我的STM32的开发板连到PC之后,发现新硬件,但是出现一个病毒,可能是我在单位电脑上传播到开发板的病毒,想把他格式化,但是开发板上的好像是只读的,无法格式化,大家告诉我应该怎么解决 ......
xnmilo stm32/stm8
求用quartus编写的iir代码及testbench代码
毕业设计要交了,现在还是没有头绪求解,或者大神帮我看看下面代码的testbench如何写...
missround FPGA/CPLD
模拟式360&#176;线性移相器原理与应用
介绍了模拟式360°线性移相器的基本原理及优化设计方法,分析和讨论了主要技术指标的物理意义和技术规范。利用优化设计方法设计的360°线性移相器线性度优于±1.77%,工作带宽500MHz,并在同步移相 ......
JasonYoo 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2540  2283  643  1601  2258  47  44  12  2  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved