电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74HCT73D

产品描述J-K Flip-Flop, 2-Func, Negative Edge Triggered, CMOS, PDSO14,
产品类别逻辑    逻辑   
文件大小52KB,共7页
制造商Philips Semiconductors (NXP Semiconductors N.V.)
官网地址https://www.nxp.com/
标准
下载文档 详细参数 全文预览

74HCT73D概述

J-K Flip-Flop, 2-Func, Negative Edge Triggered, CMOS, PDSO14,

74HCT73D规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Philips Semiconductors (NXP Semiconductors N.V.)
包装说明SOP, SOP14,.25
Reach Compliance Codeunknown
JESD-30 代码R-PDSO-G14
JESD-609代码e4
负载电容(CL)50 pF
逻辑集成电路类型J-K FLIP-FLOP
最大频率@ Nom-Sup24000000 Hz
最大I(ol)0.004 A
功能数量2
端子数量14
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP14,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5 V
认证状态Not Qualified
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
触发器类型NEGATIVE EDGE

74HCT73D文档预览

INTEGRATED CIRCUITS
DATA SHEET
For a complete data sheet, please also download:
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT73
Dual JK flip-flop with reset;
negative-edge trigger
Product specification
File under Integrated Circuits, IC06
December 1990
Philips Semiconductors
Product specification
Dual JK flip-flop with reset; negative-edge trigger
FEATURES
Output capability: standard
I
CC
category: flip-flops
GENERAL DESCRIPTION
The 74HC/HCT73 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
74HC/HCT73
The 74HC/HCT73 are dual negative-edge triggered
JK-type flip-flops featuring individual J, K, clock (nCP) and
reset (nR) inputs; also complementary Q and Q outputs.
The J and K inputs must be stable one set-up time prior to
the HIGH-to-LOW clock transition for predictable
operation.
The reset (nR) is an asynchronous active LOW input.
When LOW, it overrides the clock and data inputs, forcing
the Q output LOW and the Q output HIGH.
Schmitt-trigger action in the clock input makes the circuit
highly tolerant to slower clock rise and fall times.
QUICK REFERENCE DATA
GND = 0 V; T
amb
= 25
°C;
t
r
= t
f
= 6 ns
TYPICAL
SYMBOL
t
PHL
/ t
PLH
PARAMETER
propagation delay
nCP to nQ
nCP to nQ
nR to nQ, nQ
f
max
C
I
C
PD
Notes
1. C
PD
is used to determine the dynamic power dissipation (P
D
in
µW):
P
D
= C
PD
×
V
CC2
×
f
i
+ ∑
(C
L
×
V
CC2
×
f
o
) where:
f
i
= input frequency in MHz
f
o
= output frequency in MHz
(C
L
×
V
CC2
×
f
o
) = sum of outputs
C
L
= output load capacitance in pF
V
CC
= supply voltage in V
2. For HC the condition is V
I
= GND to V
CC
For HCT the condition is V
I
= GND to V
CC
1.5 V
ORDERING INFORMATION
See
“74HC/HCT/HCU/HCMOS Logic Package Information”.
maximum clock frequency
input capacitance
power dissipation capacitance per flip-flop
notes 1 and 2
CONDITIONS
HC
C
L
= 15 pF; V
CC
= 5 V
16
16
15
77
3.5
30
15
18
15
79
3.5
30
ns
ns
ns
MHz
pF
pF
HCT
UNIT
December 1990
2
Philips Semiconductors
Product specification
Dual JK flip-flop with reset; negative-edge trigger
PIN DESCRIPTION
PIN NO.
1, 5
2, 6
4
11
12, 9
13, 8
14, 7, 3, 10
SYMBOL
1CP, 2CP
1R, 2R
V
CC
GND
1Q, 2Q
1Q, 2Q
1J, 2J, 1K, 2K
NAME AND FUNCTION
74HC/HCT73
clock input (HIGH-to-LOW, edge-triggered)
asynchronous reset inputs (active LOW)
positive supply voltage
ground (0 V)
true flip-flop outputs
complement flip-flop outputs
synchronous inputs; flip-flops 1 and 2
Fig.1 Pin configuration.
Fig.2 Logic symbol.
Fig.3 IEC logic symbol.
December 1990
3
Philips Semiconductors
Product specification
Dual JK flip-flop with reset; negative-edge trigger
FUNCTION TABLE
OPERATING
MODE
asynchronous reset
toggle
load “0” (reset)
load “1” (set)
hold “no change”
Notes
INPUTS
nR
L
H
H
H
H
nCP
X
J
X
h
l
h
l
K
X
h
h
l
l
74HC/HCT73
OUTPUTS
Q
L
q
L
H
q
Q
H
q
H
L
q
1. H = HIGH voltage level
h = HIGH voltage level one set-up time prior to the HIGH-to-LOW CP
transition
L = LOW voltage level
I = LOW voltage level one set-up time prior to the HIGH-to-LOW CP
transition
q = lower case letters indicate the state of the referenced output one
set-up time prior to the HIGH-to-LOW CP transition
X = don’t care
= HIGH-to-LOW CP transition
Fig.4 Functional diagram.
Fig.5 Logic diagram (one flip-flop).
December 1990
4
Philips Semiconductors
Product specification
Dual JK flip-flop with reset; negative-edge trigger
DC CHARACTERISTICS FOR 74HC
For the DC characteristics see
“74HC/HCT/HCU/HCMOS Logic Family Specifications”.
Output capability: standard
I
CC
category: flip-flops
AC CHARACTERISTICS FOR 74HC
GND = 0 V; t
r
= t
f
= 6 ns; C
L
= 50 pF
T
amb
(°C)
74HC
SYMBOL PARAMETER
min.
t
PHL
/ t
PLH
propagation delay
nCP to nQ
propagation delay
nCP to nQ
propagation delay
nR to nQ, nQ
output transition time
+25
typ.
52
19
15
52
19
15
50
18
14
19
7
6
80
16
14
80
16
14
80
16
14
80
16
14
3
3
3
6.0
30
35
22
8
6
22
8
6
22
8
6
22
8
6
−8
−3
−2
23
70
83
−40
to
+85
max. min.
160
32
27
160
32
27
145
29
25
75
15
13
100
20
17
100
20
17
100
20
17
100
20
17
3
3
3
4.8
24
28
max.
200
40
34
200
40
34
180
36
31
95
19
16
120
24
20
120
24
20
120
24
20
120
24
20
3
3
3
4.0
20
24
−40
to
+125
min. max.
240
48
41
240
48
41
220
44
38
110
22
19
ns
UNIT
74HC/HCT73
TEST CONDITIONS
V
CC
(V)
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
WAVEFORMS
Fig.6
t
PHL
/ t
PLH
ns
Fig.6
t
PHL
/ t
PLH
ns
Fig.7
t
THL
/ t
TLH
ns
Fig.6
t
W
clock pulse width
HIGH or LOW
reset pulse width
HIGH or LOW
removal time
nR to nCP
set-up time
nJ, nK to nCP
hold time
nJ, nK to nCP
maximum clock pulse
frequency
ns
Fig.6
t
W
ns
Fig.7
t
rem
ns
Fig.7
t
su
ns
Fig.6
t
h
ns
Fig.6
f
max
MHz
Fig.6
December 1990
5
32W日光灯镇流器电路图
电路如下图所示。该电路由整流滤波电容、高频振荡电路以及输出负载屯路三部分构成。 交流220V经整流滤波输出约300V直流为振荡电路提供电源。开机后,电源经R5对C3充电,使Vc3迅速升高,从 ......
fish001 模拟与混合信号
51该不该安静地走开
嵌入式系统越来越复杂,8051不再能胜任许多复杂的工作. 作为一个芯片体系结构设计者,我们是放弃8051呢?还是采用象8088->80286->80386 这种兼容式发展道路呢? 我应该如何把握MCU/MPU芯 ......
wildman 51单片机
430下载电路求助
我用的是430F2001型,就是14脚的最小那种,可是下载程序连接不上呀,就是用的一个430开发板附带的并口下载线,我就按照管脚把相应的TDI,TDO,TCK,TMS,以及复位端接到和开发板一样的位置,但就是 ......
muluanheng 微控制器 MCU
LPC54608开发板初接触
期待中的LPC54608开发板终于到了,就来看一下开箱照吧,详见图1所示。除了防静电装的开发板外,还有一个细心配置的短接子的小包装。280019图1 开发板外包装 打开外包装后,其实物照的正反面 ......
jinglixixi NXP MCU
MicroPython是什么?
本帖最后由 陈韶华 于 2018-6-23 12:35 编辑 MyPython是以微控制器和嵌入式系统为目标的Python编程语言的重新实现。微控制器是计算机缩小到一个非常小的芯片。嵌入式系统是在更大的机械或电 ......
陈韶华 MicroPython开源版块
有人去过敦煌玩的吗?
大漠孤烟直,长河落日圆。这是以前念书的时候读过的,这诗描述出来的意境很让人向往。有去过大西北的吗?:pleased:...
hhdyg 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2678  1407  2472  1199  1035  49  16  45  23  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved