电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74HCT259BQ,115

产品描述HC/UH SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16
产品类别逻辑    逻辑   
文件大小162KB,共22页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74HCT259BQ,115概述

HC/UH SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16

HC/UH系列, 低电平触发D触发器, 实输出, PDSO16

74HCT259BQ,115规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
Brand NameNXP Semiconduc
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码QFN
包装说明2.50 X 3.50, 0.85 MM HEIGHT, PLASTIC, MO-241, SOT-763-1, VQFN-16
针数16
制造商包装代码SOT763-1
Reach Compliance Codecompli
Base Number Matches1

文档预览

下载PDF文档
74HC259; 74HCT259
8-bit addressable latch
Rev. 5 — 7 August 2012
Product data sheet
1. General description
The 74HC259; 74HCT259 are high-speed Si-gate CMOS devices and are pin compatible
with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC
standard No. 7-A.
The 74HC259; 74HCT259 are high-speed 8-bit addressable latches designed for
general-purpose storage applications in digital systems. They are multifunctional devices
capable of storing single-line data in eight addressable latches. They provide a 3-to-8
decoder and multiplexer function with active HIGH outputs (Q0 to Q7). They also
incorporate an active LOW common reset (MR) for resetting all latches as well as an
active LOW enable input (LE).
The 74HC259; 74HCT259 has four modes of operation:
Addressable latch mode, in this mode data on the data line (D) is written into the
addressed latch. The addressed latch follows the data input with all non-addressed
latches remaining in their previous states.
Memory mode, in this mode all latches remain in their previous states and are
unaffected by the data or address inputs.
Demultiplexing mode (or 3-to-8 decoding), in this mode the addressed output follows
the state of the data input (D) with all other outputs in the LOW state.
Reset mode, in this mode all outputs are LOW and unaffected by the address inputs
(A0 to A2) and data input (D).
When operating the 74HC259; 74HCT259 as an address latch, changing more than one
address bit could impose a transient wrong address. Therefore, this should only be done
while in the Memory mode.
2. Features and benefits
Combined demultiplexer and 8-bit latch
Serial-to-parallel capability
Output from each storage bit available
Random (addressable) data entry
Easily expandable
Common reset input
Useful as a 3-to-8 active HIGH decoder
Input levels:
For 74HC259: CMOS level
For 74HCT259: TTL level

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2858  1006  165  1125  1659  12  6  3  13  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved