电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1387CV25-167BZI

产品描述Cache SRAM, 1MX18, 3.4ns, CMOS, PBGA165, 13 X 15 MM, 1.20 MM HEIGHT, FBGA-165
产品类别存储    存储   
文件大小550KB,共36页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1387CV25-167BZI概述

Cache SRAM, 1MX18, 3.4ns, CMOS, PBGA165, 13 X 15 MM, 1.20 MM HEIGHT, FBGA-165

CY7C1387CV25-167BZI规格参数

参数名称属性值
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间3.4 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度22 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度2.4 mm
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm

文档预览

下载PDF文档
CY7C1386CV25
CY7C1387CV25
18-Mb (512K x 36/1M x 18) Pipelined DCD
Sync SRAM
Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 225, 200 and 167 MHz
• Registered inputs and outputs for pipelined operation
• Optimal for performance (Double-Cycle deselect)
• Depth expansion without wait state
• 2.5V + 5% power supply (V
DD
)
• Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.8 ns (for 225-MHz device)
— 3.0 ns (for 200-MHz device)
— 3.4 ns (for 167-MHz device)
• Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Offered in JEDEC-standard 100-pin TQFP, 119-ball BGA
and 165-Ball fBGA packages
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• “ZZ” Sleep Mode Option
Functional Description
[1]
The CY7C1386CV25/CY7C1387CV25 SRAM integrates
524,288 x 36 and 1048,576 x 18 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered Clock Input
(CLK). The synchronous inputs include all addresses, all data
inputs,
address-pipelining
Chip
Enable
(CE
1
),
depth-expansion Chip Enables (CE
2
and CE
3[2]
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
X
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to four bytes wide as
controlled by the byte write control inputs. GW active LOW
causes all bytes to be written. This device incorporates an
additional pipelined enable register which delays turning off
the output buffers an additional cycle when a deselect is
executed.This feature allows depth expansion without penal-
izing system performance.
The CY7C1386CV25/CY7C1387CV25 operates from a +2.5V
power supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Selection Guide
250 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
2.6
350
70
225 MHz
2.8
325
70
200 MHz
3.0
300
70
167 MHz
3.4
275
70
Unit
ns
mA
mA
Shaded areas contain advance information.
Please contact your local Cypress sales representative for availability of these parts.
Notes:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3
and CE
2
are for TQFP and 165 fBGA package only. 119 BGA is offered only in Single Chip Enable.
Cypress Semiconductor Corporation
Document #: 38-05242 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised February 26, 2004
市面上的蓝牙平台千万种,你最中意哪一种?
市面上有不少蓝牙器件和它的平台(如 TI 、Nordic、Dialog、ST等),想请各位网友从自己熟悉或接触过的器件/平台加以点评,角度建议如下: 资料 生态 技术 支持 文档 开放性 开发方便性 ......
EEWORLD社区 无线连接
CC2640R2F 蓝牙5 评测一:简单开箱使用
收到了CC2640R2F已经有几天了,非常高兴可以体验最新的蓝牙5,作为最新的的蓝牙5其性能更加优越,更适合用来做产品。先简单开箱,后面再详细介绍如何开发CC2640R2F。 321982321984 如上所示,C ......
qwerghf 无线连接
竞猜!!!2011国赛出题大猜想之高精度液位控制
本帖最后由 paulhyde 于 2014-9-15 09:39 编辑 2011年国赛讨论,肯定有电源部分,放大部分肯定也有,可能实现方面必以前有很大的难度,还有好多的方面在这里就不说了,大家多讨论,关键一部分 ......
fxw451 电子竞赛
2018新版cube之stm32f4 sd卡位图dma方式直写FSMC LCD—by huo_hu
@huo_hu 2018新版cube之stm32f4 sd卡位图dma方式直写FSMC LCD(1) 2018新版cube之stm32f4 sd卡位图dma方式直写FSMC LCD(2) 2018新版cube之stm32f4 sd卡位图dma方式直写FSMC LCD(3) ......
okhxyyo 单片机
什么是有源器件,什么是无源器件?
1.问题:1.二极管是有源器件吗?个人认为是。2.那什么是有源器件,什么是无源器件?3.网上看到有人说需要加电源的就是有源器件,不用加电源的就是无源器件。二极管就不用加电源,那是无源器件喽 ......
张无忌1987 模拟电子
诚信求教:mini2440怎么才能显示出Residentflash?
买了块mini2440,自己用光盘里给的工程编译了一个ce6镜像,烧进去看不到Residentflash,结果能用的存储空间就5M,完全不够用。我NANDFLASH是1G的,怎么样才能看到剩下的NANDFLASH空间啊? 到官 ......
ghostship 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1400  882  1805  2287  1988  1  47  36  58  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved