电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVT16501A_06

产品描述3.3 V LVT 18-bit universal bus transceiver; 3-state
文件大小87KB,共19页
制造商Philips Semiconductors (NXP Semiconductors N.V.)
官网地址https://www.nxp.com/
下载文档 选型对比 全文预览

74LVT16501A_06概述

3.3 V LVT 18-bit universal bus transceiver; 3-state

文档预览

下载PDF文档
74LVT16501A
3.3 V LVT 18-bit universal bus transceiver; 3-state
Rev. 04 — 19 May 2006
Product data sheet
1. General description
The 74LVT16501A is a high-performance BiCMOS product designed for V
CC
operation at
3.3 V. This device is an 18-bit universal transceiver featuring non-inverting 3-state bus
compatible outputs in both send and receive directions.
Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable
(LEAB and LEBA), and clock (CPAB and CPBA) inputs.
For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH.
When LEAB is LOW, the A-bus data is latched if CPAB is held at a HIGH or LOW level.
If LEAB is LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH
transition of CPAB. When OEAB is HIGH, the outputs are active. When OEAB is LOW, the
outputs are in the high-impedance state.
Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA. The
output enables are complimentary (OEAB is active HIGH and OEBA is active LOW).
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic
level.
2. Features
I
I
I
I
I
I
I
I
I
I
I
I
18-bit bidirectional bus interface
3-state buffers
Output capability: +64 mA to
−32
mA
TTL input and output switching levels
Input and output interface capability to systems at 5 V supply
Bus hold data inputs eliminate need for external pull-up resistors to hold unused inputs
Live insertion and extraction permitted
Power-up reset
Power-up 3-state
No bus current loading when output is tied to 5 V bus
Positive-edge triggered clock inputs
Latch-up protection:
N
JESD78: exceeds 500 mA
I
ESD protection:
N
MIL STD 883, method 3015: exceeds 2000 V
N
Machine model: exceeds 200 V

74LVT16501A_06相似产品对比

74LVT16501A_06 74LVT16501ADL 74LVT16501A 74LVT16501ADGG
描述 3.3 V LVT 18-bit universal bus transceiver; 3-state 3.3 V LVT 18-bit universal bus transceiver; 3-state 3.3 V LVT 18-bit universal bus transceiver; 3-state 3.3 V LVT 18-bit universal bus transceiver; 3-state
玩FPGA这么久 modelsim 才刚用起来 惭愧。
106526...
shixiaoling312 DIY/开源硬件专区
GUI移值过程中的键盘驱动如何写
GUI一开始在vc中仿真 pc机的键盘支持得很好 现在移植到arm板子中,我用的键盘是zlg7290 I2C键盘,现在输入过程中比pc机的键盘功能相差很远,我想应该是少一层键盘驱动,麻烦问下这个驱动应该怎 ......
ttjj120 嵌入式系统
RX8025中文资料(时钟芯片)
RX8025中文资料(时钟芯片)...
single 单片机
基于电脑软件的任意波形发生器SIG852初识(类似虚拟示波器)
基于电脑软件的任意波形发生器SIG852初识(类似虚拟示波器) 对于从事电路板开发的硬件工程师来说,信号源是经常使用也非常熟悉的。我们用它来作为电路板的输入,测试电路板是否能按预期正常处 ......
LOTO2018 测试/测量
测评情报来啦~~
hello,大家好~~又是美好的一天~~管管我来给大家送测评情报啦~~ 处于申请期或仍有名额可申请的开发板活动: 1.平头哥场景化蓝牙mesh开发套件 2.安信可ESP32-Audio-Kit 3.米尔MYD- ......
okhxyyo 测评中心专版
FPGA的数字示波器图文显示系统的软硬件设计方案
应用FPGA设计功能电路时,可以让人们的思路从传统的以单片机或DSP芯片为核心的系统集成型转向单一专用芯片型设计。   传统的示波器虽然功能齐全,但是体积大、重量重、成本高、等一系列问题 ......
sairvee FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1169  17  1039  1847  204  2  31  24  37  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved