电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT93C46UE-TE13REVH

产品描述EEPROM, 64X16, Serial, CMOS, PDSO8, TSSOP-8
产品类别存储    存储   
文件大小1MB,共9页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT93C46UE-TE13REVH概述

EEPROM, 64X16, Serial, CMOS, PDSO8, TSSOP-8

CAT93C46UE-TE13REVH规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码SOIC
包装说明TSSOP,
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
备用内存宽度8
最大时钟频率 (fCLK)1 MHz
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度4.4 mm
内存密度1024 bit
内存集成电路类型EEPROM
内存宽度16
功能数量1
端子数量8
字数64 words
字数代码64
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织64X16
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
并行/串行SERIAL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.2 mm
串行总线类型MICROWIRE
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层TIN LEAD
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度3 mm

文档预览

下载PDF文档
CAT93C46
(Die Rev. H)
1K-Bit Microwire Serial EEPROM
CAT93C46 Die Revision H not recommended for new designs. See CAT93HC46 data sheet.
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
FEATURES
High speed operation: 1MHz
Low power CMOS technology
1.8 to 6.0 volt operation
Selectable x8 or x16 memory organization
Self-timed write cycle with auto-clear
Hardware and software write protection
Power-up inadvertant write protection
1,000,000 Program/erase cycles
100 year data retention
Commercial, industrial and automotive
temperature ranges
“Green” package option available
DESCRIPTION
The CAT93C46 is a 1K-bit Serial EEPROM memory
device which is configured as either registers of 16 bits
(ORG pin at V
CC
) or 8 bits (ORG pin at GND). Each
register can be written (or read) serially by using the
DI (or DO) pin. The CAT93C46 is manufactured using
PIN CONFIGURATION
DIP Package (P, L)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
SOIC Package (S,V)
CS
SK
DI
DO
D
3
4
1
2
CS
SK
DI
n
o
c
is
VCC
NC
1
2
3
4
8
7
6
5
NC
ORG
GND
VCC
CS
SK
8
7
6
5
VCC
NC
ORG
GND
CS
SK
1
2
3
4
8
7
6
5
DI
DO
SOIC Package (J,W)
u
n
i
t
ORG
GND
DO
DI
VCC
NC
ORG
GND
Catalyst’s advanced CMOS EEPROM floating gate
technology. The device is designed to endure 1,000,000
program/erase cycles and has a data retention of 100
years. The device is available in 8-pin DIP, 8-pin SOIC,
8-pin TSSOP and 8-pad TDFN packages.
FUNCTIONAL SYMBOL
V
CC
d
e
Chip Select
Clock Input
a
P
DI
DO
t
r
ORG
CS
SK
NC
SOIC Package (K,X)
GND
PIN FUNCTIONS
Pin Name
CS
SK
DI
DO
V
CC
GND
Function
TSSOP Package (U,Y)
1
2
3
4
8
7
6
5
VCC
DO
NC
ORG
GND
Serial Data Input
Serial Data Output
+1.8 to 6.0V Power Supply
Ground
Memory Organization
No Connection
TDFN Package (RD4, ZD4)
VCC
8
NC
7
ORG
6
GND
5
1
CS
2
SK
3
DI
4
DO
ORG
NC
Bottom View
Note: When the ORG pin is connected to VCC, the x16 organiza-
tion is selected. When it is connected to ground, the x8 pin is
selected. If the ORG pin is left unconnected, then an internal pullup
device will select the x16 organization.
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice.
Doc. No. 1087, Rev. L

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 748  1001  2375  796  2657  16  21  48  17  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved