电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V51253L7-5BBG8

产品描述FIFO, 128KX18, 4ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256
产品类别存储    存储   
文件大小461KB,共50页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V51253L7-5BBG8概述

FIFO, 128KX18, 4ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256

IDT72V51253L7-5BBG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA,
针数256
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间4 ns
其他特性ALTERNATIVE MEMORY WIDTH:9-BIT
周期时间7.5 ns
JESD-30 代码S-PBGA-B256
JESD-609代码e1
长度17 mm
内存密度2359296 bit
内存宽度18
湿度敏感等级3
功能数量1
端子数量256
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度3.5 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度17 mm

文档预览

下载PDF文档
3.3V MULTI-QUEUE FLOW-CONTROL DEVICES
(4 QUEUES) 18 BIT WIDE CONFIGURATION
589,824 bits
1,179,648 bits
2,359,296 bits
IDT72V51233
IDT72V51243
IDT72V51253
FEATURES:
Choose from among the following memory density options:
IDT72V51233
Total Available Memory = 589,824 bits
IDT72V51243
Total Available Memory = 1,179,648 bits
IDT72V51253
Total Available Memory = 2,359,296 bits
Configurable from 1 to 4 Queues
Queues may be configured at master reset from the pool of
Total Available Memory in blocks of 512 x 18 or 1,024 x 9
Independent Read and Write access per queue
User programmable via serial port
Default multi-queue device configurations
-IDT72V51233: 8,192 x 18 x 4Q or 16,384 x 9 x 4Q
-IDT72V51243: 16,384 x 18 x 4Q or 32,768 x 9 x 4Q
-IDT72V51253: 32,768 x 18 x 4Q or 65,536 x 9 x 4Q
100% Bus Utilization, Read and Write on every clock cycle
166 MHz High speed operation (6ns cycle time)
3.7ns access time
Individual, Active queue flags (OV,
FF, PAE, PAF)
4 bit parallel flag status on both read and write ports
Provides continuous
PAE
and
PAF
status of up to 4 Queues
Global Bus Matching - (All Queues have same Input Bus Width
and Output Bus Width)
User Selectable Bus Matching Options:
- x18in to x18out
- x9in to x18out
- x18in to x9out
- x9in to x9out
FWFT mode of operation on read port
Partial Reset, clears data in single Queue
Expansion of up to 8 multi-queue devices in parallel is available
JTAG Functionality (Boundary Scan)
Available in a 256-pin PBGA, 1mm pitch, 17mm x 17mm
HIGH Performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
FUNCTIONAL BLOCK DIAGRAM
MULTI-QUEUE FLOW-CONTROL DEVICE
READ CONTROL
WADEN
FSTR
WRADD
WEN
WCLK
5
WRITE CONTROL
RADEN
ESTR
6
Q
0
RDADD
REN
RCLK
OE
x9, x18
DATA IN
Din
Qout
x9, x18
DATA OUT
WRITE FLAGS
READ FLAGS
FF
PAF
PAFn
4
Q
3
OV
PAE
PAEn
4
5941 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2003
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JUNE 2003
DSC-5941/8

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2407  2523  1145  2846  70  49  51  24  58  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved