电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CDP1851CDX

产品描述20 I/O, PIA-GENERAL PURPOSE, CDIP40, SIDE BRAZED, CERAMIC, DIP-40
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小180KB,共16页
制造商Renesas(瑞萨电子)
官网地址https://www.renesas.com/
下载文档 详细参数 选型对比 全文预览

CDP1851CDX概述

20 I/O, PIA-GENERAL PURPOSE, CDIP40, SIDE BRAZED, CERAMIC, DIP-40

CDP1851CDX规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Renesas(瑞萨电子)
零件包装代码DIP
包装说明SIDE BRAZED, CERAMIC, DIP-40
针数40
Reach Compliance Codenot_compliant
ECCN代码EAR99
JESD-30 代码R-CDIP-T40
JESD-609代码e0
位数10
I/O 线路数量20
端口数量2
端子数量40
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP40,.6
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
座面最大高度5.72 mm
最大供电电压6.5 V
最小供电电压4 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15.24 mm
uPs/uCs/外围集成电路类型PARALLEL IO PORT, GENERAL PURPOSE

文档预览

下载PDF文档
TM
CDP1855,
CDP1855C
8-Bit Programmable
Multiply/Divide Unit
March 1997
Features
• 8-Bit by 8-Bit Multiply or 16
÷
8-Bit Divide in 5.6µs at
5V or 2.8µs at 10V
• Direct Interface to CDP1800-Series Microprocessors
• Easy Interface to Other 8-Bit Microprocessors
• Significantly Increases Throughput of Microprocessor
Used for Arithmetic Calculations
• Cascadable Up to 4 Units for 32-Bit by 32-Bit Multiply
or 64
÷
32-Bit Divide
Description
The CDP1855 and CDP1855C are CMOS 8-bit multi-
ply/divide units which can be used to greatly increase the
capabilities of 8-bit microprocessors. They perform multiply
and divide operations on unsigned, binary operators. In
general, microprocessors do not contain multiply or divide
instructions and even efficiently coded multiply or divide
subroutines require considerable memory and execution
time. These multiply/divide units directly interface to the
CDP1800-series microprocessors via the N-lines and can
easily be configured to fit in either the memory or I/O space
of other 8-bit microprocessors.
The multiple/divide unit is based on a method of multiplying
by add and shift right operations and dividing by subtract and
shift left operations. The device is structured to permit cas-
cading identical units to handle operands up to 32 bits.
The CDP1855 and CDP1855C are functionally identical.
They differ in that the CDP1855 has a recommended
operating voltage range of 4V to 10.5V, and the CDP1855C,
a recommended operating voltage range of 4V to 6.5V.
The CDP1855 and CDP1855C types are supplied in a 28
lead hermetic dual-in-line ceramic package (D suffix) and in
a 28 lead dual-in-line plastic package (E suffix). The
CDP1855C is also available in chip form (H suffix).
Ordering Information
PACKAGE TEMP. RANGE
PDIP
Burn-In
SBDIP
Burn-In
5V
10V
PKG.
NO.
-40
o
C to +85
o
C CDP1855CE
CDP1855CEX
CDP1855E E28.6
-
E28.6
-40
o
C to +85
o
C CDP1855CD CDP1855D D28.6
CDP1855CDX
-
D28.6
Pinout
28 LEAD DIP
TOP VIEW
CE 1
CLEAR 2
CTL 3
C.O./O.F. 4
Y
L
5
Z
L
6
SHIFT 7
CLK 8
STB 9
RD/WE 10
RA2 11
RA1 12
RA0 13
V
SS
14
28 V
DD
27 CN0
26 CN1
25 CI
24 Y
R
23 Z
R
22 BUS 7
21 BUS 6
20 BUS 5
19 BUS 4
18 BUS 3
17 BUS 2
16 BUS 1
15 BUS 0
Circuit Configuration
+V
CLEAR
XTAL
N0
N1
N2
TPB
MRD
CDP1802
Y
L
Z
R
CTL
EF
C0
Y
R
Z
L
BUS
CLK
RA0
RA1
RA2
STB
CLEAR
CE
C1
CN0
CN1
RD/WE
CDP1855
BUS
FIGURE 1. MDU ADDRESSED AS I/O DEVICE
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
|
Intersil (and design) is a trademark of Intersil Americas Inc.
1
Copyright © Intersil Americas Inc. 2002. All Rights Reserved
File Number
1053.2

CDP1851CDX相似产品对比

CDP1851CDX CDP1851DX CDP1851CEX
描述 20 I/O, PIA-GENERAL PURPOSE, CDIP40, SIDE BRAZED, CERAMIC, DIP-40 20 I/O, PIA-GENERAL PURPOSE, CDIP40 20 I/O, PIA-GENERAL PURPOSE, PDIP40, PLASTIC, DIP-40
是否Rohs认证 不符合 不符合 不符合
厂商名称 Renesas(瑞萨电子) Renesas(瑞萨电子) Renesas(瑞萨电子)
包装说明 SIDE BRAZED, CERAMIC, DIP-40 SIDE BRAZED, CERAMIC, DIP-40 PLASTIC, DIP-40
Reach Compliance Code not_compliant not_compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99
JESD-30 代码 R-CDIP-T40 R-CDIP-T40 R-PDIP-T40
JESD-609代码 e0 e0 e0
位数 10 10 10
I/O 线路数量 20 20 20
端口数量 2 2 2
端子数量 40 40 40
最高工作温度 125 °C 85 °C 85 °C
最低工作温度 -55 °C -40 °C -40 °C
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED PLASTIC/EPOXY
封装代码 DIP DIP DIP
封装等效代码 DIP40,.6 DIP40,.6 DIP40,.6
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 IN-LINE IN-LINE IN-LINE
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
电源 5 V 5/10 V 5 V
认证状态 Not Qualified Not Qualified Not Qualified
最大供电电压 6.5 V 10.5 V 6.5 V
最小供电电压 4 V 4 V 4 V
标称供电电压 5 V 10 V 5 V
表面贴装 NO NO NO
技术 CMOS CMOS CMOS
温度等级 MILITARY INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
端子节距 2.54 mm 2.54 mm 2.54 mm
端子位置 DUAL DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
uPs/uCs/外围集成电路类型 PARALLEL IO PORT, GENERAL PURPOSE PARALLEL IO PORT, GENERAL PURPOSE PARALLEL IO PORT, GENERAL PURPOSE
零件包装代码 DIP DIP -
针数 40 40 -
座面最大高度 5.72 mm - 6.35 mm
宽度 15.24 mm - 15.24 mm

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2742  1025  1777  1489  1077  56  21  36  30  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved