电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ASM5I2305A-1H-08-ST

产品描述PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), CMOS, PDSO8, 0.150 INCH, SOIC-8
产品类别逻辑    逻辑   
文件大小398KB,共20页
制造商PulseCore Semiconductor Corporation
下载文档 详细参数 全文预览

ASM5I2305A-1H-08-ST概述

PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), CMOS, PDSO8, 0.150 INCH, SOIC-8

ASM5I2305A-1H-08-ST规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称PulseCore Semiconductor Corporation
包装说明SOP,
Reach Compliance Codeunknown
系列2305
输入调节STANDARD
JESD-30 代码R-PDSO-G8
长度4.9 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数
端子数量8
实输出次数4
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)NOT SPECIFIED
传播延迟(tpd)0.35 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.25 ns
座面最大高度1.75 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度3.9116 mm
最小 fmax133 MHz

文档预览

下载PDF文档
September 2005
rev 1.6
3.3V Zero Delay Buffer
General Features
15MHz to 133MHz operating range, compatible
with CPU and PCI bus frequencies.
Zero input - output propagation delay.
Multiple low-skew outputs.
Output-output skew less than 250pS.
Device-device skew less than 700pS.
One input drives 9 outputs, grouped as
4 + 4 + 1(ASM5P2309A).
One input drives 5 outputs (ASM5P2305A).
Less than 200 pS cycle-to-cycle jitter is compatible
with Pentium
®
based systems.
Test Mode to bypass PLL (ASM5P2309A only,
Refer Select Input Decoding Table).
Available in 16pin 150-mil SOIC, 4.4 mm TSSOP
(ASM5P2309A), and in 8pin 150-mil SOIC
package (ASM5P2305A).
3.3V operation, advanced 0.35µ CMOS
technology.
ASM5P2309A
ASM5P2305A
133MHz frequencies, and has higher drive than the -1
devices. All parts have on-chip PLLs that lock to an input
clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad.
The ASM5P2309A has two banks of four outputs each,
which can be controlled by the Select inputs as shown in
the Select Input Decoding Table. The select input also
allows the input clock to be directly applied to the outputs
for chip and system testing purposes.
Multiple ASM5P2309A and ASM5P2305A devices can
accept the same input clock and distribute it. In this case
the skew between the outputs of the two devices is
guaranteed to be less than 700pS.
All outputs have less than 200pS of cycle-to-cycle jitter.
The input and output propagation delay is guaranteed to be
less than 350pS, and the output to output skew is
guaranteed to be less than 250pS.
The ASM5P2309A and the ASM5P2305A are available in
two different configurations, as shown in the ordering
information table. The ASM5P2305A-1/ ASM5P2309A-1 is
the base part. The ASM5P2305A-1H/ ASM5P2309A-1H is
the high drive version of the -1 and its rise and fall times
are much faster than -1 part.
Functional Description
ASM5P2309A is a versatile, 3.3V zero-delay buffer
designed to distribute high-speed clocks. It accepts one
reference input and drives out nine low-skew clocks. It is
available in a 16-pin package. The ASM5P2305A is the
eight-pin version of the ASM5P2309A. It accepts one
reference input and drives out five low-skew clocks.
The -1H version of the ASM5P23XXA operates at up to
Block Diagram
PLL
PLL
CLKOUT
CLK1
CLK2
CLK3
S2
S1
REF
MUX
CLKOUT
CLKA1
CLKA2
CLKA3
CLKA4
Select Input
Decoding
CLKB1
CLKB2
CLKB3
REF
ASM5P2305A
CLK4
ASM5P2309A
CLKB4
Alliance Semiconductor
2575 Augustine Drive
Santa Clara, CA
Tel: 408.855.4900
Fax: 408.855.4999
www.alsc.com
Notice: The information in this document is subject to change without notice.
求助大神“利用STC89C51设计单片机硬件电路时,是否应该设计出EEPROM电路部分?”
通过对于一些单片机电路原理图的观察,我发现有的单片机设计了EEPROM部分的电路,而有的单片机并没有设计这部分电路。 疑惑:自制单片机时,到底是应该设计出这部分电路,还是不应该设计出来 ......
biu12138biu 51单片机
ucos的文件包含问题
最近在研究UCOS,一直不明白其中的文件包含问题,ucos首先启动的是哪个文件又怎么调用其他文件的,这些问题困扰我几天了,求大侠指点啊!...
阳光里的孩子 实时操作系统RTOS
晒WEBENCH设计的过程+ 气体传感器模拟前端
气体传感器有点不好找,其开始画面是在,放大器设计——》传感器路径设计 160691 点开始设计:首先让你选择一个传感谢器 160692 然后,就生成了原理图 这时还可以调整参数 160693 ......
ddllxxrr 模拟与混合信号
DDS信号发生器模块制作资料描述
DDS信号发生器模块制作资料描述 205656 205657 205658 205659 ...
弓虽强008 单片机
Linux多队列与PCIe SSD(2) (转)
原文地址 上回说到要想在NUMA架构提升块设备层性能,就得减少跨CPU的内存访问。当然你可以绑定CPU,唐杰在他之前SSD测试的文章中讲过这些技巧,比如SSD插在CPU 0上,那么就只通过CPU 0发命令 ......
白丁 FPGA/CPLD
声称软件是开源但实际上不是属于虚假广告
翻译自:https://opensource.org/node/1218 不要再说 "开源 "了。美国第九巡回上诉法院最近确认了下级法院的一项裁决,结论是我们一直都知道的:在没有获得开源许可的情况下声称软件是 ......
dcexpert DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 404  483  504  2182  322  9  10  11  44  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved