电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V71650DAG8

产品描述Digital Time Switch, PQFP144, 20 X 20 MM, 0.50 MM PITCH, TQFP-144
产品类别无线/射频/通信    电信电路   
文件大小204KB,共28页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V71650DAG8概述

Digital Time Switch, PQFP144, 20 X 20 MM, 0.50 MM PITCH, TQFP-144

IDT72V71650DAG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明20 X 20 MM, 0.50 MM PITCH, TQFP-144
针数144
Reach Compliance Codecompliant
JESD-30 代码S-PQFP-G144
JESD-609代码e3
长度20 mm
湿度敏感等级3
功能数量1
端子数量144
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
标称供电电压3.3 V
表面贴装YES
电信集成电路类型DIGITAL TIME SWITCH
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度20 mm

文档预览

下载PDF文档
3.3 VOLT TIME SLOT INTERCHANGE
DIGITAL SWITCH
8,192 x 8,192
IDT72V71650
FEATURES:
DESCRIPTION:
The IDT72V71650 has a non-blocking switch capacity of 1,024 x 1,024
channels at 2.048Mb/s, 2,048 x 2,048 channels at 4.096Mb/s, and 4,096 x
4,096 channels at 8.192Mb/s and 8,192 x 8,192 channels at 16.384Mb/s. With
32 inputs and 32 outputs, programmable per stream control, and a variety of
operating modes the IDT72V71650 is designed for the TDM time slot inter-
change function in either voice or data applications.
Some of the main features of the IDT72V71650 are low power 3.3 Volt
operation, automatic ST-BUS
®
/GCI sensing, memory block programming,
simple microprocessor interface, one cycle direct internal memory accesses,
JTAG Test Access Port (TAP) and per stream programmable input offset delay,
variable or constant throughput modes, output enable and processor mode.
The IDT72V71650 is capable of switching up to 8,192 x 8,192 channels
without blocking. Designed to switch 64 Kbit/s PCM or N x 64 Kbit/s data, the
device maintains frame integrity in data applications and minimizes throughput
delay for voice applications on a per-channel basis.
8K x 8K non-blocking switching at 16.384Mb/s
32 serial input and output streams
Accepts data streams at 2.048Mb/s, 4.096Mb/s, 8.192Mb/s or
16.384Mb/s
Per-channel Variable Delay Mode for low-latency applications
Per-channel Constant Delay Mode for frame integrity applications
Automatic identification of ST-BUS
®
and GCI bus interfaces
Automatic frame offset delay measurement
Per-stream frame delay offset programming
Per-channel high-impedance output control
Direct microprocessor access to all internal memories
Memory block programming for quick setup
IEEE-1149.1 (JTAG) Test Port
3.3V Power Supply
Available in 144-pin (13mm x 13mm) Plastic Ball Grid Array (PBGA)
and 144-pin (20mm x 20mm) Thin Quad Flatpack (TQFP) packages
Operating Temperature Range -40°C to +85°C
°
°
FUNCTIONAL BLOCK DIAGRAM
V
CC
GND
RESET
ODE
TX0
RX0
RX1
Data Memory
MUX
TX1
Receive
Serial Data
Streams
Internal
Registers
RX31
Connection
Memory
Transmit
Serial Data
Streams
TX15
TX16/OEI0
TX17/OEI1
TX31/OEI15
Timing Unit
Microprocessor Interface
JTAG Port
CLK
FP
FE/HCLK WFPS
DS
CS
R/W
A0-A14
DTA
D0-D15
TMS TDI TCK TDO
TRST
5906 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The ST-BUS is a trademark of Mitel Corp.
OCTOBER 2003
DSC-5906/9
2003
1
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1604  2692  1973  2916  824  14  30  59  52  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved