电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT54W2MH8JF-4

产品描述QDR SRAM, 2MX8, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小414KB,共28页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

MT54W2MH8JF-4概述

QDR SRAM, 2MX8, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

MT54W2MH8JF-4规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度16777216 bit
内存集成电路类型QDR SRAM
内存宽度8
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX8
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)220
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
2 MEG x 8, 1 MEG x 18, 512K x 36
1.8V V
DD
, HSTL, QDRIIb4 SRAM
18Mb QDR II SRAM
4-WORD BURST
Features
• DLL circuitry for accurate output data placement
• Separate independent read and write data ports with
concurrent transactions
• 100 percent bus utilization DDR READ and WRITE
operation
• Fast clock to valid data times
• Full data coherency, providing most current data
• Four-tick burst counter for reduced-address frequency
• Double data rate operation on read and write ports
• Two input clocks (K and K#) for precise DDR timing at
clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching—clock and data delivered
together to receiving device
• Optional-use echo clocks (CQ and CQ#) for flexible
receive data synchronization
• Single address bus
• Simple control logic for easy depth expansion
• Internally self-timed, registered writes
• Core V
DD
= 1.8V (±0.1V); I/O V
DD
Q = 1.5V to V
DD
(±0.1V) HSTL
• Clock-stop capability with µs restart
• 13mm x 15mm, 1mm pitch, 11 x 15 grid FBGA package
• User-programmable impedance output
• JTAG boundary scan
MT54W2MH8J
MT54W1MH18J
MT54W512H36J
Figure 1: 165-Ball FBGA
Table 1:
Valid Part Numbers
DESCRIPTION
2 Meg x 8,QDRIIb4 FBGA
1 Meg x 18, QDRIIb4 FBGA
512K x 36, QDRIIb4 FBGA
PART NUMBER
MT54W2MH8JF-xx
MT54W1MH18JF-xx
MT54W512H36JF-xx
Options
• Clock Cycle Timing
3ns (333 MHz)
3.3ns (300 MHz)
4ns (250 MHz)
5ns (200 MHz)
6ns (167 MHz)
7.5ns (133 MHz)
• Configurations
2 Meg x 8
1 Meg x 18
512K x 36
• Package
165-ball, 13mm x 15mm FBGA
• Operating Temperature Range
Commercial (0°C
£
T
A
£
+70°C)
NOTE:
Marking
1
-3
-3.3
-4
-5
-6
-7.5
MT54W2MH8J
MT54W1MH18J
MT54W512H36J
F
None
1. A Part Marking Guide for the FBGA devices can be found on
Micron’s Web site—http://www.micron.com/numberguide.
The Micron
®
QDR™II (Quad Data Rate™) synchro-
nous, pipelined burst SRAM employs high-speed, low-
power CMOS designs using an advanced 6T CMOS
process.
The QDR architecture consists of two separate DDR
(double data rate) ports to access the memory array.
The read port has dedicated data outputs to support
READ operations. The write port has dedicated data
inputs to support WRITE operations. This architecture
eliminates the need for high-speed bus turnaround.
Access to each port is accomplished using a common
address bus. Addresses for reads and writes are latched
on alternate rising edges of the K clock. Each address
location is associated with four words that burst
sequentially into or out of the device. Since data can be
transferred into and out of the device on every rising
edge of both clocks (K and K# and C and C#) memory
bandwidth is maximized and system design is simpli-
fied by eliminating bus turnarounds.
General Description
18Mb: 1.8V V
DD
, HSTL, QDRIIb4 SRAM
MT54W1MH18J_H.fm – Rev. H, Pub. 3/03
1
©2003 Micron Technology, Inc.
智能可穿戴设备Withings pulse三天体验
本帖最后由 jameswangsynnex 于 2015-3-3 19:52 编辑 142040 上周四,小编我拿到了一款智能可穿戴设备withings pulse(:)第一次使用,还是比较有新鲜感的)。下面就结合这几天的使用体验,带 ......
RichCastle 消费电子
在一个驱动程序内部如何访问用户模式下的变量?
现在有一个驱动foo.sys和一个用户程序client.exe,并想实现如下功能:当驱动程序中发生特定的事件时,我需要发送一条消息告诉客户端程序该事件的发生(好比使用SendMessage一样),但是在驱动 ......
esvive 嵌入式系统
微机中,ISA总线采用的是什么总线协定?
微机中,ISA总线采用的是什么总线协定? 谢谢...
zzc_opk 嵌入式系统
DDS技术的原理及AD9850的应用
本帖最后由 paulhyde 于 2014-9-15 03:32 编辑 是用9850应用于DDS。 ...
s704044270 电子竞赛
cortex-m3_μcos-ii移植模板
cortex-m3_μcos-ii移植模板 本帖最后由 beyondvv 于 2010-10-25 21:42 编辑 ]...
beyondvv 微控制器 MCU
FPGA学习笔记-----FPGA的竞争冒险
537360 ...
至芯科技FPGA大牛 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1599  2673  2031  1324  2210  42  14  47  44  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved